SDAS083C - APRIL 1982 - REVISED MARCH 2002 - Eight Latches in a Single Package - 3-State Bus-Driving True Outputs - Full Parallel Access for Loading - Buffered Control Inputs - pnp Inputs Reduce dc Loading on Data Lines ### description These octal transparent D-type latches feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs. A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without interface or pullup components. OE does not affect internal operations of the latches. Old data can be retained or new data can be entered while the outputs are off. SN54ALS373A, . . . J OR W PACKAGE SN54AS373 . . . J PACKAGE SN74ALS373A, SN74AS373 . . . DW, N, OR NS PACKAGE (TOP VIEW) SN54ALS373A, SN54AS373 . . . FK PACKAGE (TOP VIEW) Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### **ORDERING INFORMATION** | TA | PACI | (AGE <sup>†</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|----------------|-------------------|--------------------------|---------------------| | | PDIP – N | Tube | SN74ALS373AN | SN74ALS373AN | | | PDIP - N | Tube | SN74AS373N | SN74AS373N | | | | Tube | SN74ALS373ADW | ALS373A | | 0°C to 70°C | SOIC - DW | Tape and reel | SN74ALS373ADWR | AL3373A | | 0 0 10 70 0 | 3010 - 000 | Tube | SN74AS373DW | AS373 | | | | Tape and reel | SN74AS373DWR | A5575 | | | SOP – NS | Tone and real | SN74ALS373ANSR | ALS373A | | | 30P - N3 | Tape and reel | SN74AS373NSR | 74AS373 | | | CDIP – J | Tube | SNJ54ALS373AJ | SNJ54ALS373AJ | | | CDIP = J | Tube | SNJ54AS373J | SNJ54AS373J | | −55°C to 125°C | CFP – W | Tube | SNJ54ALS373AW | SNJ54ALS373AW | | | LCCC – FK Tube | | SNJ54ALS373AFK | SNJ54ALS373AFK | | | LCCC - FK | Tube | SNJ54AS373FK | SNJ54AS373FK | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each latch) | | INPUTS | | OUTPUT | |----|--------|---|--------| | OE | LE | D | Q | | L | Н | Н | Н | | L | Н | L | L | | L | L | Χ | $Q_0$ | | Н | Χ | Χ | Z | ### logic diagram (positive logic) **To Seven Other Channels** TEXAS INSTRUMENTS SDAS083C - APRIL 1982 - REVISED MARCH 2002 # absolute maximum ratings over operating free-air temperature range (SN54ALS373A, SN74ALS373A) (unless otherwise noted)<sup>†</sup> | Supply voltage, V <sub>CC</sub> | | | 7 V | |--------------------------------------------------------|-------------------|---------|---------| | Input voltage, V <sub>I</sub> | | | 7 V | | Voltage applied to any output in the high state o | r power-off state | | 5.5 V | | Package thermal impedance, $\theta_{JA}$ (see Note 1): | DW package | | 58°C/W | | | N package | | 69°C/W | | | NS package | | 60°C/W | | Storage temperature range, T <sub>stg</sub> | | -65°C t | o 150°C | #### recommended operating conditions | | | SNS | 4ALS37 | 3A | SN74ALS373A | | | UNIT | |-----------------|--------------------------------|-------------|--------|-----|-------------|-----|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Vсс | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | 0.7 | | | 0.8 | V | | ІОН | High-level output current | | | -1 | | | -2.6 | mA | | loL | Low-level output current | | | 12 | | | 24 | mA | | TA | Operating free-air temperature | <b>–</b> 55 | | 125 | 0 | | 70 | °C | ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1) | | | SN54ALS373A | | SN74ALS373A | | UNIT | |-----------------|-----------------------------|-------------|-----|-------------|-----|------| | | | MIN | MAX | MIN | MAX | UNII | | fclock | Clock frequency | | | | | MHz | | t <sub>W</sub> | Pulse duration, LE high | 12 | | 10 | | ns | | t <sub>su</sub> | Setup time, data before LE↓ | 10 | | 10 | | ns | | t <sub>h</sub> | Hold time, data after LE↓ | 7 | | 7 | | ns | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7. SDAS083C - APRIL 1982 - REVISED MARCH 2002 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | DADAMETED | 7507.0 | TEST CONDITIONS | | 4ALS37 | 3A | SN7 | '4ALS37 | '3A | | |------------------|---------------------------------------------|----------------------------|--------------------|------------------|------|--------------------|------------------|------|------| | PARAMETER | 1591 (4 | SNOTTIONS | MIN | TYP <sup>†</sup> | MAX | MIN | TYP <sup>†</sup> | MAX | UNIT | | VIK | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -18 mA | | | -1.5 | | | -1.5 | V | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2 | | | V <sub>CC</sub> -2 | | | | | Voн | V <sub>CC</sub> = 4.5 V | I <sub>OH</sub> = -1 mA | 2.4 | 3.3 | | | | | V | | | vCC = 4.5 v | $I_{OH} = -2.6 \text{ mA}$ | | | | 2.4 | 3.2 | | | | Vo | Vaa – 4 5 V | I <sub>OL</sub> = 12 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | ٧ | | VOL | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 24 mA | | | | | 0.35 | 0.5 | | | lozh | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 2.7 V | | | 20 | | | 20 | μΑ | | lozL | $V_{CC} = 5.5 \text{ V},$ | $V_0 = 0.4 \text{ V}$ | | | -20 | | | -20 | μΑ | | lı | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | lін | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | μΑ | | Ι <sub>Ι</sub> L | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0.4 V | | | -0.1 | | | -0.1 | mA | | 10 <sup>‡</sup> | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.25 V | -20 | | -112 | -30 | | -112 | mA | | | | Outputs high | | 9 | 16 | | 9 | 16 | mA | | lcc | V <sub>CC</sub> = 5.5 V | Outputs low | | 16 | 25 | | 16 | 25 | | | | | Outputs disabled | | 17 | 27 | | 17 | 27 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . #### switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | C <sub>l</sub><br>R1<br>R2 | _ = 50 pf<br>l = 500 Ω<br>2 = 500 Ω | 2, | , | UNIT | |------------------|-----------------|----------------|----------------------------|-------------------------------------|--------|-------|------| | | | | SN54AL | S373A | SN74AL | S373A | | | | | | MIN | MAX | MIN | MAX | | | <sup>t</sup> PLH | D | | 2 | 17 | 2 | 12 | ns | | t <sub>PHL</sub> | U | Q | 1 | 19 | 4 | 16 | 115 | | t <sub>PLH</sub> | LE | A O | 6 | 29 | 6 | 22 | ns | | <sup>t</sup> PHL | LL | Any Q | 1 | 27 | 7 | 7 23 | 115 | | <sup>t</sup> PZH | ŌĒ | A Q | 6 | 22 | 1 | 18 | no | | t <sub>PZL</sub> | UE | Any Q | 5 | 24 | 5 | 20 | ns | | <sup>t</sup> PHZ | ŌĒ | Any Q | 2 | 16 | 1 | 10 | ns | | t <sub>PLZ</sub> | OE . | Ally Q | 2 | 24 | 2 | 12 | HS | <sup>§</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. <sup>&</sup>lt;sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one-half of the true short-circuit output current, IOS. SDAS083C - APRIL 1982 - REVISED MARCH 2002 ## absolute maximum ratings over operating free-air temperature range (SN54AS373, SN74AS373) (unless otherwise noted)<sup>†</sup> | Supply voltage, V <sub>CC</sub> | | 7 V | |--------------------------------------------------------|------------|------------------| | Input voltage, V <sub>I</sub> | | 7 V | | Voltage applied to any output in the high state of | | | | Package thermal impedance, $\theta_{JA}$ (see Note 1): | DW package | 58°C/W | | | N package | 69°C/W | | | NS package | 60°C/W | | Storage temperature range, T <sub>sta</sub> | | . –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions | | | SI | N54AS37 | 3 | SN74AS373 | | | UNIT | |-----|--------------------------------|-------------|---------|-----|-----------|-----|-----|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNII | | Vсс | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | 8.0 | | | 8.0 | V | | ЮН | High-level output current | | | -12 | | | -15 | mA | | loL | Low-level output current | | | 32 | | | 48 | mA | | TA | Operating free-air temperature | <b>–</b> 55 | | 125 | 0 | | 70 | °C | ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1) | | | SN54AS373 | | SN74AS373 | | UNIT | | |-----------------|-----------------------------|-----------|-----|-----------|-----|--------|--| | | | MIN | MAX | MIN | MAX | 1 UNII | | | fclock | Clock frequency | | | | | MHz | | | t <sub>W</sub> | Pulse duration, LE high | 5.5* | | 4.5* | | ns | | | t <sub>su</sub> | Setup time, data before LE↓ | 2* | | 2* | | ns | | | t <sub>h</sub> | Hold time, data after LE↓ | 3* | | 3* | | ns | | <sup>\*</sup> On products compliant to MIL-STD-883, Class B, this parameter is based on characterization data but is not production tested. NOTE 2: The package thermal impedance is calculated in accordance with JESD 51-7. SDAS083C - APRIL 1982 - REVISED MARCH 2002 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | DADAMETER | TEST OF | TEST CONDITIONS | | 154AS37 | 3 | SN | 174AS37 | '3 | LINIT | |------------------|---------------------------------------------|---------------------------|--------------------|------------------|------|--------------------|------------------|------|-------| | PARAMETER | 1591 C | SNOTTIONS | MIN | TYP <sup>†</sup> | MAX | MIN | TYP <sup>†</sup> | MAX | UNIT | | VIK | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = −18 mA | | | -1.2 | | | -1.2 | V | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | I <sub>OH</sub> = -2 mA | V <sub>CC</sub> -2 | | | V <sub>CC</sub> -2 | | | | | Voн | V <sub>CC</sub> = 4.5 V | $I_{OH} = -12 \text{ mA}$ | 2.4 | 3.2 | | | | | V | | | vCC = 4.5 v | $I_{OH} = -15 \text{ mA}$ | | | | 2.4 | 3.3 | | | | Vo | V00 - 4 5 V | I <sub>OL</sub> = 32 mA | | 0.27 | 0.5 | | | | V | | VOL | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 48 mA | | | | | 0.32 | 0.5 | | | lozh | $V_{CC} = 5.5 V,$ | $V_0 = 2.7 \text{ V}$ | | | 50 | | | 50 | μΑ | | lozL | $V_{CC} = 5.5 V,$ | $V_0 = 0.4 \text{ V}$ | | | -50 | | | -50 | μΑ | | lı | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | lін | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | μΑ | | Ι <sub>Ι</sub> L | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0.4 V | | -0.02 | -0.5 | | -0.02 | -0.5 | mA | | lo <sup>‡</sup> | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.25 V | -30 | | -112 | -30 | | -112 | mA | | | V <sub>CC</sub> = 5.5 V | Outputs high | | 55 | 90 | | 55 | 90 | mA | | lcc | | Outputs low | | 55 | 85 | | 55 | 85 | | | | | Outputs disabled | | 65 | 100 | | 65 | 100 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . #### switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | C <sub>l</sub><br>R'<br>R: | CC = 4.5<br>L = 50 pF<br>I = 500 Ω<br>2 = 500 Ω<br>λ = MIN t | 2,<br>2, | ', | UNIT | |------------------|-----------------|----------------|----------------------------|--------------------------------------------------------------|----------|------|------| | | | | SN54A | S373 | SN74A | S373 | | | | | | MIN | MAX | MIN | MAX | | | <sup>t</sup> PLH | D | 0 | 3 | 9 | 3.5 | 6 | ns | | <sup>t</sup> PHL | U | Q | 3 | 8 | 3.5 | 6 | 115 | | <sup>t</sup> PLH | LE | A O | 6.5 | 14.5 | 6.5 | 11.5 | ns | | <sup>t</sup> PHL | LL | Any Q | 5 | 9 | 5 | 7.5 | 115 | | <sup>t</sup> PZH | ŌĒ | A O | 2 | 7.5 | 2 | 6.5 | no | | <sup>t</sup> PZL | OE . | Any Q | 4.5 | 10.5 | 4.5 | 9.5 | ns | | <sup>t</sup> PHZ | ŌĒ | Any Q | 3 | 10 | 3 | 6.5 | no | | t <sub>PLZ</sub> | OE . | Ally Q | 3 | 8 | 3 | 7 | ns | <sup>§</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. <sup>&</sup>lt;sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one-half of the true short-circuit output current, IOS. #### PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. When measuring propagation delay items of 3-state outputs, switch S1 is open. - D. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_r = t_f = 2$ ns, duty cycle = 50%. - E. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuits and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2002, Texas Instruments Incorporated