SDAS276A - DECEMBER 1994 - REVISED JULY 2000 - **Internal Look-Ahead Circuitry for Fast** Counting - Carry Output for n-Bit Cascading - **Synchronous Counting** - Synchronously Programmable - **Package Options Include Plastic** Small-Outline (D) and Shrink Small-Outline (DB) Packages, Ceramic Chip Carriers (FK), Standard Plastic (N) and Ceramic (J) DIPs #### description These synchronous, presettable, 4-bit decade and binary counters feature an internal carry look-ahead circuitry for application in high-speed counting designs. The SN54ALS162B is a 4-bit decade counter. The 'ALS161B, 'ALS163B, 'AS161, and 'AS163 devices are 4-bit binary counters. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincidentally with each other when instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes normally associated with asynchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of the clock input waveform. These counters are fully programmable; they can be preset to any number between 0 and 9 or 15. Because presetting is synchronous, setting up a low level at the load (LOAD) input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs. SN54ALS161B, SN54ALS162B, SN54ALS163B, SN54AS161, SN54AS163 . . . J PACKAGE SN74ALS161B, SN74AS161, SN74AS163 . . . D OR N PACKAGE SN74ALS163B . . . D, DB, OR N PACKAGE (TOP VIEW) SN54ALS161B, SN54ALS162B, SN54ALS163B, SN54AS161, SN54AS163 . . . FK PACKAGE (TOP VIEW) NC - No internal connection The clear function for the 'ALS161B and 'AS161 devices is asynchronous. A low level at the clear $(\overline{CLR})$ input sets all four of the flip-flop outputs low, regardless of the levels of the CLK, LOAD, or enable inputs. The clear function for the SN54ALS162B, 'ALS163B, and 'AS163 devices is synchronous, and a low level at CLR sets all four of the flip-flop outputs low after the next clock pulse, regardless of the levels of the enable inputs. This synchronous clear allows the count length to be modified easily by decoding the Q outputs for the maximum count desired. The active-low output of the gate used for decoding is connected to $\overline{\text{CLR}}$ to synchronously clear the counter to 0000 (LLLL). The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. ENP and ENT inputs and a ripple-carry (RCO) output are instrumental in accomplishing this function. Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO, RCO, thus enabled, testing of all parameters. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SDAS276A - DECEMBER 1994 - REVISED JULY 2000 #### description (continued) produces a high-level pulse while the count is maximum (9 or 15, with $Q_A$ high). The high-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK. These counters feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or $\overline{\text{LOAD}}$ ) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times. The SN54ALS161B, SN54ALS162B, SN54ALS163B, SN54AS161, and SN54AS163 are characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ALS161B, SN74ALS163B, SN74AS161, and SN74AS163 are characterized for operation from 0°C to 70°C. #### logic symbols† #### 'ALS161B AND 'AS161 BINARY COUNTERS WITH DIRECT CLEAR #### CTRDIV16 CLR CT=0 9 M1 LOAD 15 **M2** 3CT=15 RCO 10 G3 **ENT** 7 G4 **ENP** 2 **CLK** C5/2,3,4+ 3 14 $Q_{A}$ Α 1.5D [1] 4 13 $Q_B$ В [2] 5 12 [4] QC C 6 11 $Q_{D}$ D [8] #### 'ALS163B AND 'AS163 BINARY COUNTERS WITH SYNCHRONOUS CLEAR # SN54ALS162B DECADE COUNTER WITH SYNCHRONOUS CLEAR <sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, DB, J, and N packages. # logic diagram (positive logic) Pin numbers shown are for the J package. #### logic diagram (positive logic) Pin numbers shown are for the D, DB, J, and N packages. 'ALS161B and 'AS161 synchronous binary counters are similar; however, CLR is asynchronous. #### typical clear, preset, count, and inhibit sequences #### SN54ALS162B The following sequence is illustrated below: - 1. Clear outputs to zero (SN54ALS162B is synchronous) - 2. Preset to BCD 7 - 3. Count to 8, 9, 0, 1, 2, and 3 - 4. Inhibit #### typical clear, preset, count, and inhibit sequences #### 'ALS161B, 'AS161, 'ALS163B, and 'AS163 The following sequence is illustrated below: - 1. Clear outputs to zero ('ALS161B and 'AS161 are asynchronous; 'ALS163B and 'AS163 are synchronous.) - 2. Preset to binary 12 - 3. Count to 13, 14, 15, 0, 1, and 2 - 4. Inhibit SDAS276A - DECEMBER 1994 - REVISED JULY 2000 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | 0.5 | V to 7 \ | |--------------------------------------------------------|------------|-------|----------| | Input voltage range, V <sub>I</sub> | | 0.5 | V to 7 \ | | Package thermal impedance, $\theta_{JA}$ (see Note 1): | D package | | 73°C/V | | | DB package | | 82°C/V | | | N package | | 67°C/V | | Storage temperature range, T <sub>sta</sub> | | -65°C | to 150°C | #### recommended operating conditions | | | SN | 54ALS16<br>54ALS16<br>54ALS16 | 2B | SN7<br>SN7 | UNIT | | | |-----------------|--------------------------------|-----|-------------------------------|------|------------|------|------|----| | | | MIN | MIN NOM MAX | | MIN | NOM | MAX | | | Vcc | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | 0.7 | | | 0.8 | V | | loh | High-level output current | | | -0.4 | | | -0.4 | mA | | loL | Low-level output current | | | 4 | | | 8 | mA | | T <sub>A</sub> | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CO | TEST CONDITIONS | | | | SN7<br>SN7 | UNIT | | | |-----------|---------------------------------------------|----------------------------|--------------------|------|------|--------------------|------|------|----| | | | | | | | MIN | TYP‡ | MAX | | | VIK | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | -1.5 | | | -1.5 | V | | Voн | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2 | 2 | | V <sub>CC</sub> -2 | 2 | | V | | Val | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 4 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | V | | VOL | vCC = 4.5 v | $I_{OL} = 8 \text{ mA}$ | | | | | 0.35 | 0.5 | V | | lį | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | lН | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | μΑ | | IIL | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0.4 V | | | -0.2 | | | -0.2 | mA | | ΙΟ§ | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.25 V | -20 | | -112 | -30 | | -112 | mA | | lcc | V <sub>CC</sub> = 5.5 V | · | | 12 | 21 | | 12 | 21 | mA | <sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: The package thermal impedance is calculated in accordance with JESD 51. <sup>§</sup> The output conditions have been chosen to produce a current that closely approximates one-half of the true short-circuit output current, IOS. SDAS276A - DECEMBER 1994 - REVISED JULY 2000 # timing requirements over recommended operating conditions (unless otherwise noted) (see Figure 1) | | | | | SN54AL<br>SN54AL<br>SN54AL | S162B | SN74AL<br>SN74AL | | UNIT | |-----------------|---------------------------------|--------------------------------|------------------|----------------------------|-------|------------------|-----|------| | | | | | MIN | MAX | MIN | MAX | | | fclock | Clock frequency | | 22 | | 40 | MHz | | | | | Pulse duration | CLR high or low | | 20 | | 12.5 | | no | | t <sub>W</sub> | Puise duration | 'ALS161B | 'ALS161B CLR low | | | | | ns | | | | A, B, C, D | 50 | | 15 | | | | | | | LOAD | LOAD | | | | | | | | | 'ALS161B | END ENT | 25 | | 15 | | | | t <sub>su</sub> | Setup time, before CLK↑ | SN54ALS162B, 'ALS163B | ENP, ENT | 20 | | 15 | | ns | | | | 'ALS161B | CLR inactive | 10 | | 10 | | | | | | CNEAN CACOD IN CACOD | CLR low | 20 | | 15 | | | | | | SN54ALS162B, 'ALS163B CLR high | | | | 10 | | | | t <sub>h</sub> | Hold time, all synchronous inpu | 0 | | 0 | | ns | | | # switching characteristics over recommended operating conditions (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | то | SN54AL | S161B | SN74AL | S161B | UNIT | |------------------|---------|----------|--------|-------|--------|-------|------| | PARAMETER | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | UNII | | f <sub>max</sub> | | | 22 | | 40 | | MHz | | <sup>t</sup> PLH | CLK | RCO | 5 | 34 | 5 | 20 | ns | | <sup>t</sup> PHL | T CLN | RCO | 5 | 27 | 5 | 20 | 115 | | <sup>t</sup> PLH | CLK | Any O | 4 | 19 | 4 | 15 | ns | | <sup>t</sup> PHL | CLN | Any Q | 6 | 25 | 6 | 20 | 115 | | <sup>t</sup> PLH | ENT | RCO | 3 | 18 | 3 | 13 | ns | | <sup>t</sup> PHL | ENT | KCO | 3 | 17 | 3 | 13 | 115 | | t | CLR | Any Q | 8 | 27 | 8 | 24 | no | | <sup>t</sup> PHL | CLR | RCO | 11 | 32 | 11 | 23 | ns | # switching characteristics over recommended operating conditions (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | SN54AL<br>SN54AL | | SN74AL | UNIT | | |------------------|-----------------|----------------|------------------|-----|--------|------|-----| | | (1141 01) | (001101) | MIN | MAX | MIN | MAX | | | f <sub>max</sub> | | | 22 | | 40 | | MHz | | t <sub>PLH</sub> | CLK | RCO | 5 | 25 | 5 | 20 | ns | | <sup>t</sup> PHL | OLK | NCO NCO | 5 | 25 | 5 | 20 | 115 | | tPLH | CLK | Any Q | 4 | 18 | 4 | 15 | ns | | t <sub>PHL</sub> | OLK | Ally Q | 6 | 25 | 6 | 20 | 115 | | t <sub>PLH</sub> | ENT | RCO | 3 | 16 | 3 | 13 | ns | | t <sub>PHL</sub> | LIVI | INCO | 3 | 16 | 3 | 13 | 115 | SDAS276A - DECEMBER 1994 - REVISED JULY 2000 #### recommended operating conditions | | | SN54AS161<br>SN54AS163 | | | SN<br>SN | | UNIT | | |-----------------|--------------------------------|------------------------|-----|-----|----------|-----|------|----| | | | MIN | NOM | MAX | MIN | NOM | MAX | | | VCC | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | 0.8 | | | 0.8 | V | | ІОН | High-level output current | | | -2 | | | -2 | mA | | loL | Low-level output current | | | 20 | | | 20 | mA | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | P/ | ARAMETER | TEST CO | NDITIONS | | N54AS16 | | | 174AS16<br>174AS16 | | UNIT | |------------------|------------|---------------------------------------------|--------------------------|--------------------|------------------|------|--------------------|--------------------|------|------| | | | | | MIN | TYP <sup>†</sup> | MAX | MIN | TYP <sup>†</sup> | MAX | | | VIK | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | -1.2 | | | -1.2 | V | | Vон | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -2 \text{ mA}$ | V <sub>CC</sub> -2 | 2 | | V <sub>CC</sub> -2 | ! | | V | | VOL | | $V_{CC} = 4.5 \text{ V},$ | $I_{OL} = 20 \text{ mA}$ | | 0.25 | 0.5 | | 0.25 | 0.5 | V | | | LOAD | | | | | 0.3 | | | 0.3 | | | l <sub>l</sub> | ENT | $V_{CC} = 5.5 V,$ | $V_I = 7 V$ | | | 0.2 | | | 0.2 | mA | | All other | All others | 1 | | | | 0.1 | | | 0.1 | | | | LOAD | | | | | 60 | | | 60 | | | ΙΗ | ENT | $V_{CC} = 5.5 V,$ | $V_{I} = 2.7 \ V$ | | | 40 | | | 40 | μΑ | | | All others | 1 | | | • | 20 | | | 20 | | | | LOAD | | | | | -1.5 | | | -1.5 | | | Ι <sub>Ι</sub> L | ENT | $V_{CC} = 5.5 V,$ | $V_{I} = 0.4 \ V$ | | | -1 | | | -1 | mA | | | All others | 1 | | | | -0.5 | | | -0.5 | | | lo <sup>‡</sup> | | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.25 V | -30 | | -112 | -30 | | -112 | mA | | ICC | | V <sub>CC</sub> = 5.5 V | | | 35 | 53 | | 35 | 53 | mA | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>&</sup>lt;sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS. SDAS276A - DECEMBER 1994 - REVISED JULY 2000 #### timing requirements over recommended operating conditions (see Figure 1) | | | | | SN54A<br>SN54A | | SN74A<br>SN74A | UNIT | | |-------------------------------|---------------------------------------------|----------------------|----------------------------|----------------|-----|----------------|------|-----| | | | | | MIN | MAX | MIN | MAX | | | fclock | Clock frequency | | 65 | | 75 | MHz | | | | | Pulse duration | CLR high or low | 7.7 | | 6.7 | | ns | | | t <sub>W</sub> Pulse duration | | 'AS161 | CLR low | 10 | | 8 | | 115 | | | | A, B, C, D | 10 | | 8 | | | | | | | LOAD | LOAD | | | 8 | | | | | Satura time hatara CLKA | ENP, ENT | | 10 | | 8 | | | | t <sub>su</sub> | Setup time, before CLK↑ | 'AS161 | CLR inactive | 10 | | 8 | | ns | | | | <sup>1</sup> A C4 G2 | CLR low | 14 | | 12 | | | | | | A3103 | 'AS163 CLR high (inactive) | | | 9 | | | | th | Hold time, all synchronous inputs after CLK | | | | | 0 | | ns | #### switching characteristics over recommended operating conditions (see Figure 1) | PARAMETER | FROM | то | SN54A | S161 | SN74A | S161 | UNIT | |------------------|---------|----------------------|-------|------|-------|------|------| | PARAMETER | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | UNIT | | f <sub>max</sub> | | | 65* | | 75 | | MHz | | <b>t</b> = | CLK | RCO (with LOAD high) | 1 | 8.5 | 1 | 8 | ns | | <sup>t</sup> PLH | CLK | RCO (with LOAD low) | 3 | 17.5 | 3 | 16.5 | 115 | | <sup>t</sup> PHL | CLK | RCO | 2 | 14 | 2 | 12.5 | ns | | <sup>t</sup> PLH | CLK | Any O | | 7.5 | 1 | 7 | ns | | <sup>t</sup> PHL | CLK | Any Q | 2 | 14 | 2 | 13 | 115 | | <sup>t</sup> PLH | ENIT | RCO | 1.5 | 10 | 1.5 | 9 | ns | | <sup>t</sup> PHL | ENT | NCO NCO | 1 | 9.5 | 1 | 8.5 | 115 | | to:: | CLR | Any Q | 2 | 14 | 2 | 13 | ns | | <sup>t</sup> PHL | OLK | RCO | 2 | 14 | 2 | 12.5 | 115 | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. #### switching characteristics over recommended operating conditions (see Figure 1) | PARAMETER | FROM | то | SN54A | S163 | SN74A | UNIT | | |------------------|---------|----------------------|-------|------|-------|------|------| | PARAMETER | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | UNII | | f <sub>max</sub> | | | 65* | | 75 | | MHz | | <b>t</b> | CLK | RCO (with LOAD high) | 1 | 8.5 | 1 | 8 | ns | | <sup>t</sup> PLH | CLK | RCO (with LOAD low) | 3 | 17.5 | 3 | 16.5 | 115 | | t <sub>PHL</sub> | CLK | RCO | 2 | 14 | 2 | 12.5 | ns | | t <sub>PLH</sub> | CLK | Any Q | 1 | 7.5 | 1 | 7 | ns | | t <sub>PHL</sub> | CLK | Ally Q | 2 | 14 | 2 | 13 | 115 | | t <sub>PLH</sub> | ENT | RCO | 1.5 | 10 | 1.5 | 9 | ne | | t <sub>PHL</sub> | LINI | NOO | 1 | 9.5 | 1 | 8.5 | ns | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. #### PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. When measuring propagation delay items of 3-state outputs, switch S1 is open. - D. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_f = t_f = 2$ ns, duty cycle = 50%. - E. The outputs are measured one at a time with one input transition per measurement. Figure 1. Load Circuits and Voltage Waveforms #### **APPLICATION INFORMATION** #### n-bit synchronous counters This application demonstrates how the ripple-mode carry circuit (see Figure 2) and the carry look-ahead circuit (see Figure 3) can be used to implement a high-speed n-bit counter. The SN54ALS162B counts in BCD. The 'ALS161B, 'AS161, 'ALS163B, and 'AS163 devices count in binary. When additional stages are added, the f<sub>max</sub> decreases in Figure 2, but remains unchanged in Figure 3. Figure 2. Ripple-Mode Carry Circuit Figure 3. Carry Look-Ahead Circuit 17-Mar-2017 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|---------------------------------|---------| | 83022012A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | 83022012A<br>SNJ54ALS<br>161BFK | Samples | | 8302201EA | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 8302201EA<br>SNJ54ALS161BJ | Samples | | 8302201FA | ACTIVE | CFP | W | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 8302201FA<br>SNJ54ALS161BW | Samples | | 83022022A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | 83022022A<br>SNJ54ALS<br>163BFK | Samples | | 8302202EA | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 8302202EA<br>SNJ54ALS163BJ | Samples | | JM38510/38001B2A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | JM38510/<br>38001B2A | Samples | | JM38510/38001BEA | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | JM38510/<br>38001BEA | Samples | | JM38510/38002B2A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | JM38510/<br>38002B2A | Samples | | JM38510/38002BEA | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | JM38510/<br>38002BEA | Samples | | M38510/38001B2A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | JM38510/<br>38001B2A | Samples | | M38510/38001BEA | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | JM38510/<br>38001BEA | Samples | | M38510/38002B2A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | JM38510/<br>38002B2A | Samples | | M38510/38002BEA | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | JM38510/<br>38002BEA | Samples | | SN54ALS161BJ | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | SN54ALS161BJ | Samples | | SN54ALS163BJ | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | SN54ALS163BJ | Samples | | SN74ALS161BD | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ALS161B | Samples | www.ti.com 17-Mar-2017 | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Sample | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|---------------------------------|--------| | SN74ALS161BDR | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ALS161B | Sample | | SN74ALS161BDRE4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ALS161B | Sample | | SN74ALS161BN | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | 0 to 70 | SN74ALS161BN | Sample | | SN74ALS161BNSR | ACTIVE | so | NS | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ALS161B | Sample | | SN74ALS163BD | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ALS163B | Sample | | SN74ALS163BDR | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ALS163B | Sample | | SN74ALS163BDRE4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ALS163B | Sample | | SN74ALS163BN | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | 0 to 70 | SN74ALS163BN | Sampl | | SN74ALS163BNSR | ACTIVE | so | NS | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ALS163B | Sampl | | SN74AS161N | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | 0 to 70 | SN74AS161N | Sampl | | SN74AS161NSR | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 74AS161 | Sampl | | SN74AS163D | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | AS163 | Sampl | | SN74AS163N | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | 0 to 70 | SN74AS163N | Sampl | | SN74AS163NE4 | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | 0 to 70 | SN74AS163N | Sampl | | SNJ54ALS161BFK | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | 83022012A<br>SNJ54ALS<br>161BFK | Sampl | | SNJ54ALS161BJ | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 8302201EA<br>SNJ54ALS161BJ | Samp | | SNJ54ALS161BW | ACTIVE | CFP | W | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 8302201FA<br>SNJ54ALS161BW | Samp | | SNJ54ALS163BFK | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | 83022022A | Samp | #### PACKAGE OPTION ADDENDUM 17-Mar-2017 | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|----------|------------------|--------------------|--------------|-----------------------------|---------| | | _ (1) | | Drawing | | Qty | (2) | (6) | (3) | _ | (4/5)<br>SNJ54ALS<br>163BFK | _ | | SNJ54ALS163BJ | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 8302202EA<br>SNJ54ALS163BJ | Samples | | SNJ54AS161J | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | SNJ54AS161J | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. #### **PACKAGE OPTION ADDENDUM** 17-Mar-2017 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54ALS161B, SN54ALS163B, SN54AS161, SN74ALS161B, SN74ALS163B, SN74AS161: • Catalog: SN74ALS161B, SN74ALS163B, SN74AS161 • Military: SN54ALS161B, SN54ALS163B, SN54AS161 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications # **PACKAGE MATERIALS INFORMATION** www.ti.com 14-Jul-2012 **TAPE DIMENSIONS** - K0 #### TAPE AND REEL INFORMATION #### **REEL DIMENSIONS** # Cavity A0 $\oplus$ $\oplus$ $\oplus$ $\oplus$ #### TAPE AND REEL INFORMATION \*All dimensions are nominal | "All dimensions are nominal | | | | | | | | | | | | | |-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | SN74ALS161BDR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74ALS161BNSR | SO | NS | 16 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74ALS163BDR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74ALS163BNSR | SO | NS | 16 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74AS161NSR | SO | NS | 16 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | www.ti.com 14-Jul-2012 \*All dimensions are nominal | All difficusions are nominal | | | | | | | | |------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | SN74ALS161BDR | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 | | SN74ALS161BNSR | SO | NS | 16 | 2000 | 367.0 | 367.0 | 38.0 | | SN74ALS163BDR | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 | | SN74ALS163BNSR | SO | NS | 16 | 2000 | 367.0 | 367.0 | 38.0 | | SN74AS161NSR | SO | NS | 16 | 2000 | 367.0 | 367.0 | 38.0 | # W (R-GDFP-F16) # CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP2-F16 #### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # FK (S-CQCC-N\*\*) # LEADLESS CERAMIC CHIP CARRIER 28 TERMINAL SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. Falls within JEDEC MS-004 # D (R-PDS0-G16) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. # D (R-PDSO-G16) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. #### IMPORTANT NOTICE Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.