**TAS5754M** SLAS987 - JUNE 2014 ## Digital Input, Closed-Loop Class-D Amplifier with HybridFlow Processing #### **Features** - Flexible Audio I/O Configuration - Supports I<sup>2</sup>S, TDM, LJ, RJ Digital Input - 8 kHz to 192 kHz Sample Rate Support - Stereo Bridge Tied Load (BTL) or Mono Parallel Bridge Tied Load (PBTL) Operation - BD Modulation with TAS5756M, 1SPW Modulation with TAS5754M - Supports 3-Wire Digital Audio Interface (No MCLK required) - High Performance Closed-Loop Architecture (PVDD = 12V, $R_{SPK} = 8 \Omega$ , $SPK\_GAIN = 20dBV$ ) - Idle Channel Noise = 62 µVrms (A-Wtd) - THD+N = 0.007 % (at 1 W, 1 kHz) - SNR = 103 A-Wtd (Ref. to THD+N = 1%) - PurePath<sup>™</sup> HybridFlow Processing Architecture - Several Configurable MiniDSP Programs (called HybridFlows) - Download Time <100 ms (typ)</li> - Advanced Audio Processing Algorithms - Communication Features - Software Mode Control via I<sup>2</sup>C Port - Two Address Select Pins Up to 4 Devices - Robustness and Reliability Features - Clock Error, DC, and Short-Circuit Protection - Over Temperature and Overcurrent Protection ### 2 Applications - LCD/LED TV and Multi-Purpose Monitors - Sound Bars, Docking Stations, PC Audio - Wireless Subwoofers, Bluetooth and Active Speakers Figure 1. Simplified Block Diagram #### 3 Description The TAS5754M device is a high-performance, stereo closed-loop amplifier with integrated audio processor with PurePath™ HybridFlow architecture. To convert from digital to analog, it uses a high performance DAC with Burr-Brown® mixed signal heritage. It requires only two power supplies: one DVDD for lowvoltage circuitry and one PVDD for high-voltage circuitry. It is controlled via a software control port using standard I<sup>2</sup>C communication. In the family, the TAS5756M uses traditional BD modulation, ensuring low distortion characteristics. The TAS5754M uses 1SPW modulation, reducing the idle current draw at the expense of slightly higher distortion. The unique HybridFlow architecture allows the system designer to choose from several configurable DSP programs, specifically designed for use in popular audio end equipment such as bluetooth (BT) sound bars, docking stations, and subwoofers. This combines the flexibility of a fully programmable device with the fast download time and ease of use of a fixed function ROM device. An optimal mix of thermal performance and device cost is provided in the 90 m $\Omega$ $r_{DS(on)}$ of the output MOSFETs. Additionally, a thermally enhanced 48-Terminal TSSOP provides excellent operation in the elevated ambient temperatures found in modern consumer electronic devices. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|------------|--------------------| | TAS5754M | TSSOP (48) | 12.05 mm × 6.10 mm | (1) For all available packages, see the orderable addendum at the end of the datasheet. Figure 2. Power at 10% THD+N vs PVDD Note: Tested on TAS5754M-56MEVM. ## **Table of Contents** | 1 | Features 1 | | 7.13 Typical Performance Plots for the TAS5754M | И <mark>26</mark> | |---|--------------------------------------------|----|--------------------------------------------------|-------------------| | 2 | Applications 1 | 8 | Detailed Description | 34 | | 3 | Description 1 | | 8.1 Overview | 34 | | 4 | Revision History2 | | 8.2 Functional Block Diagram | 35 | | 5 | Device Comparison Table | | 8.3 Feature Description | 35 | | 6 | Pin Configuration and Functions | | 8.4 Register Maps | 61 | | U | 6.1 Internal Pin Configurations | 9 | Applications and Implementation | 85 | | 7 | Specifications8 | | 9.1 Application Information | 85 | | ′ | 7.1 Absolute Maximum Ratings | | 9.2 Typical Applications | 86 | | | 7.1 Absolute Maximum Ratings | 10 | Power Supply Recommendations | 105 | | | 7.3 Recommended Operating Conditions | | 10.1 Power Supplies | 105 | | | 7.4 Thermal Information 9 | 11 | Layout | | | | 7.5 Electrical Characteristics | | 11.1 Layout Guidelines | 107 | | | 7.6 MCLK Timing | | 11.2 Layout Examples | 109 | | | 7.7 Serial Audio Port Timing – Slave Mode | 12 | Device and Documentation Support | | | | 7.8 Serial Audio Port Timing – Master Mode | | 12.1 Device Support | 119 | | | 7.9 I <sup>2</sup> C Bus Timing – Standard | | 12.2 Trademarks | | | | 7.10 I <sup>2</sup> C Bus Timing – Fast | | 12.3 Electrostatic Discharge Caution | 119 | | | 7.11 SPK_MUTE Timing | | 12.4 Glossary | 119 | | | 7.12 Power Dissipation | 13 | Mechanical, Packaging, and Orderable Information | 120 | ## 4 Revision History | DATE | REVISION | NOTES | |-----------|----------|------------------| | June 2014 | * | Initial release. | ### 5 Device Comparison Table | DEVICE NAME | MODULATION STYLE | |-------------|------------------| | TAS5754MDCA | 1SPW (Ternary) | | TAS5756MDCA | BD Modulation | ### 6 Pin Configuration and Functions #### 48-Terminal TSSOP DCA Package (Thermal Pad Down) #### **Pin Functions** | PIN | | TYPE <sup>(1)</sup> | INTERNAL | DESCRIPTION | |---------|-----|---------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPE | TERMINATION | DESCRIPTION | | ADR0 | 26 | DI | Figure 13 | Sets the LSB of the I <sup>2</sup> C Address to 0 if pulled to GND, to 1 if pulled to DVDD | | ADR1 | 20 | DI | Figure 13 | Sets the 2nd LSB of the I <sup>2</sup> C Address to 0 if pulled to GND, to 1 if pulled to DVDD | | AGND | 10 | G | | Ground reference for analog circuitry (NOTE: This pin should be connected to the system | | AGND | 15 | G | _ | ground) | | AVDD | 14 | Р | Figure 4 | Power supply for internal analog circuitry | | BSTRPA- | 1 | Р | | Connection point for the SPK_OUTA- bootstrap capacitor which is used to create a power supply for the high-side gate drive for SPK_OUTA- | | BSTRPA+ | 5 | Р | Figure F | Connection point for the SPK_OUTA+ bootstrap capacitor which is used to create a power supply for the high-side gate drive for SPK_OUTA | | BSTRPB- | 48 | Р | Figure 5 | Connection point for the SPK_OUTB- bootstrap capacitor which is used to create a power supply for the high-side gate drive for SPK_OUTB- | | BSTRPB+ | 44 | Р | | Connection point for the SPK_OUTB+ bootstrap capacitor which is used to create a power supply for the high-side gate drive for SPK_OUTB+ | (1) AI = Analog input, AO = Analog output, DI = Digital Input, DO = Digital Output, DI/O = Digital Bi-directional (input and output), P = Power, G = Ground (0 V) ## Pin Functions (continued) | PIN TYPE <sup>(1)</sup> INTERNAL | | | | DESCRIPTION | | | |----------------------------------|-----|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | TYPE | TERMINATION | DESCRIPTION | | | | CN | 34 | Р | Figure 17 | Negative pin for capacitor connection used in the headphone amplifier and line driver charge pump | | | | СР | 32 | Р | Figure 16 | Positive pin for capacitor connection used in the headphone amplifier and line driver charge pump | | | | CPVDD | 31 | Р | Figure 4 | Power supply for charge pump circuitry | | | | CPVSS | 35 | Р | Figure 17 | -3.3-V supply generated by charge pump for the DAC | | | | DAC_OUTA | 13 | AO | E: 10 | Single-ended output for Channel A of the DAC | | | | DAC_OUTB | 36 | AO | Figure 10 | Single-ended output for Channel B of the DAC | | | | DGND | 29 | G | _ | Ground reference for digital circuitry. Connect this pin to the system ground. | | | | DVDD | 30 | Р | Figure 4 | Power supply for the internal digital circuitry | | | | DVDD_REG | 28 | Р | Figure 18 | Voltage regulator derived from DVDD supply for use for internal digital circuitry. This pin is provided as a connection point for filtering capacitors for this supply and must not be used to power any external circuitry. | | | | GND | 33 | G | | Ground pin for device. This pin should be connected to the system ground. | | | | GPIO0 | 18 | | | General purpose input/output pins (GPIOx) which can be incorporated in a HybridFlow for a | | | | GPIO1 | 19 | DI/O | Figure 13 | given purpose. Refer to documentation of target HybridFlow to determine if any of these pins are required by the HybridFlow and, if so, how they are to be used. In most HybridFlows, | | | | GPIO2 | 21 | | - | presentation of a serial audio signal, called SDOUT, is done through GPIO2. | | | | GVDD_REG | 8 | Р | Figure 7 | Voltage regulator derived from PVDD supply to generate the voltage required for the gate drive of output MOSFETs. This pin is provided as a connection point for filtering capacitors for this supply and must not be used to power any external circuitry. | | | | LRCK/FS | 25 | DI/O | Figure 14 | Word select clock for the digital signal that is active on the serial port's input data line. In I <sup>2</sup> S, LJ, and RJ, this corresponds to the left channel and right channel boundary. In TDM mode, this corresponds to the frame sync boundary. | | | | MCLK | 22 | DI | | Master clock used for internal clock tree and sub-circuit and state machine clocking | | | | | 3 | | | | | | | PGND | 39 | G | _ | Ground reference for power device circuitry. Connect this pin to the system ground. | | | | | 46 | | | | | | | | 6 | | | | | | | | 7 | | | | | | | PVDD | 41 | Р | Figure 3 | Power supply for internal power circuitry | | | | | 42 | | | | | | | | 43 | | | | | | | SCL | 17 | DI | Figure 12 | I <sup>2</sup> C serial control port clock | | | | SCLK | 23 | DI/O | Figure 14 | Bit clock for the digital signal that is active on the input data line of the serial data port | | | | SDA | 16 | DI/O | Figure 11 | I <sup>2</sup> C serial control port data | | | | SDIN | 24 | D1 | Figure 14 | Data line to the serial data port | | | | SPK_INA- | 11 | Al | | Negative pin for differential speaker amplifier input A | | | | SPK_INA+ | 12 | Al | Figure 0 | Positive pin for differential speaker amplifier input A | | | | SPK_INB- | 38 | AI | Figure 9 | Negative pin for differential speaker amplifier input B | | | | SPK_INB+ | 37 | Al | | Positive pin for differential speaker amplifier input B | | | | SPK_FAULT | 40 | DO | Figure 19 | Fault pin which is pulled low when an overcurrent, overtemperature, overvoltage, undervoltage, or DC detect event occurs | | | | SPK_GAIN/FREQ | 9 | Al | Figure 8 | Sets the gain and switching frequency of the speaker amplifier. | | | | SPK_OUTA- | 2 | AO | | Negative pin for differential speaker amplifier output A | | | | SPK_OUTA+ | 4 | AO | Figure 6 | Positive pin for differential speaker amplifier output A | | | | SPK_OUTB- | 47 | AO | Figure 6 | Negative pin for differential speaker amplifier output B | | | | SPK_OUTB+ | 45 | AO | | Positive pin for differential speaker amplifier output B | | | | SPK_MUTE | 27 | I | Figure 15 | Speaker amplifier mute which must be pulled low (connected to DGND) to mute the device and pulled high (connected to DVDD) to unmute the device. | | | | Themal pad | | G | _ | Provides both electrical and thermal connection from the device to the board. A matching ground pad must be provided on the PCB and the device connected to it through solder. For proper electrical operation, this ground pad must be connected to the system ground. | | | ## 6.1 Internal Pin Configurations Copyright © 2014, Texas Instruments Incorporated Submit Documentation Feedback SLAS987 – JUNE 2014 www.ti.com ## **Internal Pin Configurations (continued)** ## **Internal Pin Configurations (continued)** # TEXAS INSTRUMENTS #### 7 Specifications ## 7.1 Absolute Maximum Ratings<sup>(1)</sup> over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |----------------------------------------------------|---------------------------|------|------------------------|------| | Low-voltage digital, analog, charge pump supply | DVDD, AVDD, CPVDD | -0.3 | 3.9 | V | | PVDD supply | PVDD | -0.3 | 30 | V | | Input voltage for SPK_GAIN/FREQ and SPK_FAULT pins | V <sub>I(AmpCtrl)</sub> | -0.3 | V <sub>GVDD</sub> +0.3 | V | | DVDD referenced digital inputs (2) | V <sub>I(DigIn)</sub> | -0.5 | V <sub>DVDD</sub> +0.5 | V | | Analog input into speaker amplifier | V <sub>I(SPK_INxx)</sub> | -0.3 | 6.3 | V | | Voltage at speaker output pins | V <sub>I(SPK_OUTxx)</sub> | -0.3 | 32 | V | | Ambient operating temperature, T <sub>A</sub> | | -25 | 85 | °C | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. <sup>(2)</sup> DVDD referenced digital pins include: ADR0, ADR1, GPIO0, GPIO1, GPIO2, LRCK/FS, MCLK, SCL, SCLK, SDA, SDIN, and SPK\_MUTE. 7.2 Handling Ratings | | 0 0 | | | | | |--------------------|-------------------------|-------------------------------------------------------------------------------|------|-----|------| | | | | MIN | MAX | UNIT | | T <sub>stg</sub> | Storage temperature ran | ge | -40 | 125 | °C | | V | Flootroototic dicaborge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) | -2 | 2 | kV | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | -500 | 500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |------------------------|-------------------------------------------------------------------|-------------------|-----------------------|-----|-----------------------|------| | \/ | Douger oumply inpute | DVDD, AVDD, CPVDD | 2.9 | | 3.63 | V | | $V_{(POWER)}$ | Power supply inputs | PVDD | 4.5 | | 26.4 | V | | 0 | Minimum speaker load in BTL mode | | 3 | | | Ω | | R <sub>SPK</sub> | Minimum speaker load in PBTL mode | | 2 | | | Ω | | V <sub>IH(DigIn)</sub> | Input logic high for DVDD referenced digital inputs (1)(2) | | 0.9×V <sub>DVDD</sub> | | $V_{DVDD}$ | V | | V <sub>IL(DigIn)</sub> | Input logic low for DVDD referenced digital inputs (1)(3) | | V <sub>DVDD</sub> | 0 | 0.1×V <sub>DVDD</sub> | V | | L <sub>OUT</sub> | Minimum inductor value in LC filter under short-circuit condition | | 1 | 4.7 | | μH | - DVDD referenced digital pins include: ADR0, ADR1, GPIO0, GPIO1, GPIO2, LRCK/FS, MCLK, SCL, SCLK, SDA, SDIN, and SPK MUTE. - (2) The best practice for driving the input pins of the TAS5754M device is to power the drive circuit or pull-up resistor from the same supply which provides the DVDD power supply. - (3) The best practice for driving the input pins of the TAS5754M device low is to pull them down, either actively or through pull-down resistors to the system ground. #### 7.4 Thermal Information | | | | TSSOP<br>(48 PINS) | | | |------------------------|----------------------------------------------|----------------------------------|----------------------------------|----------------------------------|------| | | THERMAL METRIC <sup>(1)</sup> | JEDEC<br>STANDARD 2<br>LAYER PCB | JEDEC<br>STANDARD 4<br>LAYER PCB | TAS5754M-<br>56MEVM<br>(AIP012A) | UNIT | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 41.8 | 27.6 | 19.4 | | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 14.4 | 14.4 | 14.4 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 9.4 | 9.4 | 9.4 | | | Ψιτ | Junction-to-top characterization parameter | 0.6 | 0.6 | 2.0 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 8.1 | 9.3 | 4.8 | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 1.0 | 1.0 | N/A | | (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. SLAS987 – JUNE 2014 www.ti.com # TEXAS INSTRUMENTS #### 7.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | Р | ARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |----------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------|-----------------------|---------|-------------------------------| | DIGITAL I/O | | | | | | | IIH 1 | Input logic high current level for DVDD referenced digital input pins (1) | $V_{IN(DigIn)} = V_{DVDD}$ | | 10 | | | IIL 1 | Input logic low current<br>level for DVDD<br>referenced digital input<br>pins. <sup>(1)</sup> | $V_{IN(DigIn)} = 0 V$ | | -10 | μА | | V <sub>IH1</sub> | Input logic high<br>threshold for DVDD<br>referenced digital<br>inputs <sup>(1)</sup> | | 70% | | $V_{DVDD}$ | | V <sub>IL1</sub> | Input logic low threshold for DVDD referenced digital inputs <sup>(1)</sup> | | | 30% | $V_{DVDD}$ | | $V_{OH(DigOut)}$ | Output logic high voltage level (1) | I <sub>OH</sub> = 4 mA | 80% | | $V_{DVDD}$ | | $V_{OL(DigOut)}$ | Output logic low voltage level <sup>(1)</sup> | I <sub>OH</sub> = -4mA | | 22% | $V_{DVDD}$ | | V <sub>OL(SPK_FAULT)</sub> | Output logic low voltage level for SPK_FAULT | With 100-kΩ pull-up resistor | | 0.8 | V | | I <sup>2</sup> C CONTROL F | PORT | | | | | | $C_{L(I2C)}$ | Allowable load capacitance for each I <sup>2</sup> C Line | | | 400 | pF | | f <sub>SCL(fast)</sub> | Support SCL frequency | No wait states, fast mode | | 400 | kHz | | f <sub>SCL(slow)</sub> | Support SCL frequency | No wait states, slow mode | | 100 | kHz | | $V_{NH}$ | Noise margin at High<br>level for each connected<br>device (including<br>hysteresis) | | 0.2 × V <sub>DD</sub> | | V | | MCLK AND PLL | SPECIFICATIONS | | | | | | D <sub>MCLK</sub> | Allowable MCLK duty cycle | | 40% | 60% | | | f <sub>MCLK</sub> | Supported MCLK frequencies | Up to 50 MHz | 128 | 512 | f <sub>S</sub> <sup>(2)</sup> | | | DLL input fraguancy | Clock divider uses fractional divide D > 0, P = 1 | 6.7 | 20 | MHz | | f <sub>PLL</sub> | PLL input frequency | Clock divider uses integer divide D = 0, P = 1 | 1 | 20 | MHz | <sup>(1)</sup> DVDD referenced digital pins include: ADR0, ADR1, GPIO0, GPIO1, GPIO2, LRCK/FS, MCLK, SCL, SCLK, SDA, SDIN, and SPK\_MUTE. <sup>(2)</sup> A unit of f<sub>S</sub> indicates that the specification is the value listed in the table multiplied by the sample rate of the audio used in the TAS5754M device . ### **Electrical Characteristics (continued)** over operating free-air temperature range (unless otherwise noted) | P.A | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|--------|--------------------| | SERIAL AUDIO I | PORT | | | | | | | t <sub>DLY</sub> | Required LRCK/FS to SCLK rising edge delay | | 5 | | | ns | | D <sub>SCLK</sub> | Allowable SCLK duty cycle | | 40% | | 60% | | | fs | Supported input sample rates | | 8 | | 192 | kHz | | SCLK | Supported SCLK frequencies | | 32 | | 64 | f <sub>S</sub> (3) | | f <sub>SCLK</sub> | SCLK frequency | Either master mode or slave mode | | | 24.576 | MHz | | SPEAKER AMPL | LIFIER (ALL OUTPUT CON | FIGURATIONS) | | | | | | ۸ | Speaker emplifier sein | SPK_GAIN/FREQ voltage < 3.0 V,<br>see Adjustable Amplifier Gain and<br>Switching Frequency Selection | | 20.3 | | dBV | | Av(spk_amp) | Speaker amplifier gain | SPK_GAIN/FREQ voltage > 3.3 V,<br>see Adjustable Amplifier Gain and<br>Switching Frequency Selection | | 26.427 | | dBV | | ΔA <sub>V(SPK_AMP)</sub> | Typical variation of speaker amplifier gain | | | ±1 | | dBV | | fspk_amp | Switching frequency of the speaker amplifier | Switching frequency depends on voltage presented at SPK_GAIN/FREQ pin and the clocking arrangement, including the incoming sample rate, see Adjustable Amplifier Gain and Switching Frequency Selection | 176.4 | | 768 | kHz | | K <sub>SVR</sub> | Power supply rejection ratio | Injected Noise = 50 Hz to 60 Hz, 200 mV <sub>P-P</sub> , Gain = 26dBV, input audio signal = digital zero | | 60 | | dB | | r <sub>DS(on)</sub> | Drain-to-source on resistance of the individual output | V <sub>PVDD</sub> = 24 V, I <sub>(SPK_OUT)</sub> = 500 mA, T <sub>J</sub> = 25°C, includes PVDD/PGND pins, leadframe, bondwires and metallization layers. | | 90 | | mΩ | | | MOSFETs | $V_{PVDD}$ = 24 V, $I_{(SPK\_OUT)}$ = 500 mA, $T_J$ = 25°C | | 90 | | mΩ | | OCE <sub>THRES</sub> | SPK_OUTxx Over-<br>Current Error Threshold | | | 7.5 | | А | | OTE <sub>THRES</sub> | Over-Temperature Error<br>Threshold | | | 150 | | °C | | OVE <sub>THRES(PVDD)</sub> | PVDD Over-Voltage<br>Error Threshold | | | 27 | | V | | UVE <sub>THRES(PVDD)</sub> | PVDD Under-Voltage<br>Error Threshold | | | 4.5 | | V | | SPEAKER AMPL | LIFIER (STEREO BTL) | | | | | | | IV-a-l | Amplifier offset voltage | Measured differentially with zero input data, SPK_GAIN/FREQ pin configured for 20dBV gain, V <sub>PVDD</sub> = 12 V | | 2 | 10 | mV | | Vos | Ampliner onset voltage | Measured differentially with zero input data, SPK_GAIN/FREQ pin configured for 26dBV gain, V <sub>PVDD</sub> = 24 V | | 5 | 15 | 111 V | <sup>(3)</sup> A unit of $f_S$ indicates that the specification is the value listed in the table multiplied by the sample rate of the audio used in the TAS5754M device . # TEXAS INSTRUMENTS ## **Electrical Characteristics (continued)** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYP MAX | UNIT | |----------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------|---------------| | | | $V_{PVDD}$ = 12 V, SPK_GAIN = 20dBV, $R_{SPK}$ = 8 $\Omega$ , A-Weighted | 62 | | | • | Idle channel noise | $V_{PVDD}$ = 15 V, SPK_GAIN = 20dBV, $R_{SPK}$ = 8 $\Omega$ , A-Weighted | 65 | $\mu V_{RMS}$ | | CN(SPK) | idie chamie noise | $V_{PVDD}$ = 19 V, SPK_GAIN = 26dBV, $R_{SPK}$ = 8 $\Omega$ , A-Weighted | 78 | µ v RMS | | | | $V_{PVDD}$ = 24 V, SPK_GAIN = 26dBV, $R_{SPK}$ = 8 $\Omega$ , A-Weighted | 81 | | | | | $V_{PVDD}$ = 12 V, SPK_GAIN = 20dBV, R <sub>SPK</sub> = 4 $\Omega$ , THD+N = 0.1%, Unless otherwise noted | 14 | | | | | $\begin{array}{l} V_{PVDD}=24~V,~SPK\_GAIN=26dBV,\\ R_{SPK}=4~\Omega,~THD+N=0.1\%,~Unless\\ otherwise~noted \end{array}$ | 40 | | | | | $V_{PVDD}$ = 24 V, SPK_GAIN = 26dBV, $R_{SPK}$ = 8 $\Omega$ , THD+N = 0.1% | 33 | | | Parano | Maximum continuous output power per | $V_{PVDD}$ = 12 V, SPK_GAIN = 20dBV, $R_{SPK}$ = 8 $\Omega$ , THD+N = 0.1% | 30 | W | | Po(spk) | channel | $V_{PVDD}$ = 19 V, SPK_GAIN = 26dBV, $R_{SPK}$ = 4 $\Omega$ , THD+N = 0.1%, Unless otherwise noted | 21 | VV | | | | $V_{PVDD}$ = 19 V, SPK_GAIN = 26dBV, $R_{SPK}$ = 8 $\Omega$ , THD+N = 0.1% | 18 | | | | | $V_{PVDD}$ = 15 V, SPK_GAIN = 26dBV, R <sub>SPK</sub> = 4 $\Omega$ , THD+N = 0.1%, Unless otherwise noted | 23 | | | | | $V_{PVDD}$ = 15 V, SPK_GAIN = 26dBV, $R_{SPK}$ = 8 $\Omega$ , THD+N = 0.1% | 13 | | | | Signal-to-noise ratio<br>(referenced to 0dBFS<br>input signal) | $V_{\text{PVDD}}$ = 15 V, SPK_GAIN = 26dBV, R <sub>SPK</sub> = 8 $\Omega$ , A-Weighted, -120dBFS Input | 102 | | | CNID | | $V_{\text{PVDD}}$ = 12 V, SPK_GAIN = 20dBV, R <sub>SPK</sub> = 8 $\Omega$ , A-Weighted, -120dBFS Input | 103 | 40 | | SNR | | $V_{PVDD}$ = 24 V, SPK_GAIN[1:0] Pins = 10, R <sub>SPK</sub> = 8 $\Omega$ , A-Weighted, - 120dBFS Input | 105 | dB | | | | $V_{PVDD}$ = 19 V, SPK_GAIN = 20dB,<br>R <sub>SPK</sub> = 8 Ω, A-Weighted, -120dBFS<br>Input | 103 | | | | | $V_{PVDD}$ = 12 V, SPK_GAIN = 20dBV, $R_{SPK}$ = 4 $\Omega$ , $P_{O}$ = 1 W | 0.009% | | | | | $V_{PVDD}$ = 12 V, SPK_GAIN = 20dBV,<br>R <sub>SPK</sub> = 8 $\Omega$ , P <sub>O</sub> = 1 W | 0.006% | | | | | $V_{PVDD}$ = 24 V, SPK_GAIN = 20dB,<br>R <sub>SPK</sub> = 4 $\Omega$ , P <sub>O</sub> = 1 W | 0.028% | | | THD+N <sub>SPK</sub> | Total harmonic | $V_{PVDD}$ = 15 V, SPK_GAIN = 20dB,<br>R <sub>SPK</sub> = 4 $\Omega$ , P <sub>O</sub> = 1 W | 0.018% | | | THISPK | distortion and noise | $V_{PVDD}$ = 15 V, SPK_GAIN = 20dB,<br>R <sub>SPK</sub> = 8 $\Omega$ , P <sub>O</sub> = 1 W | 0.017% | | | | | $V_{PVDD}$ = 19 V, SPK_GAIN = 20dB,<br>R <sub>SPK</sub> = 4 $\Omega$ , P <sub>O</sub> = 1 W | 0.02% | | | | | $V_{PVDD}$ = 19 V, SPK_GAIN = 20dB,<br>R <sub>SPK</sub> = 8 $\Omega$ , P <sub>O</sub> = 1 W | 0.017% | | | | | $V_{PVDD}$ = 24 V, SPK_GAIN = 20dB,<br>R <sub>SPK</sub> = 8 $\Omega$ , P <sub>O</sub> = 1 W | 0.022% | | ## **Electrical Characteristics (continued)** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|---------------| | | | $V_{PVDD}$ = 15 V, SPK_GAIN = 20dB,<br>R <sub>SPK</sub> = 8 $\Omega$ , Input Signal 250 mVrms,<br>1-kHz Sine, across f(S) | | -102 | | | | X-talk <sub>SPK</sub> | Cross-talk (worst case between left-to-right and | $V_{PVDD}$ = 12 V, SPK_GAIN = 20dBV,<br>R <sub>SPK</sub> = 8 $\Omega$ , Input Signal 250 mVrms,<br>1-kHz Sine, across f(S) | | -90 | | dB | | A-talkSPK | right-to-left coupling) | $\begin{aligned} &V_{PVDD}=24 \text{ V, SPK\_GAIN}=20\text{dB,}\\ &R_{SPK}=8 \Omega, \text{ Input Signal 250 mVrms,}\\ &1\text{-kHz Sine, across f(S)} \end{aligned}$ | | -93 | | ив | | | | $V_{PVDD}$ = 19 V, SPK_GAIN = 20dB,<br>R <sub>SPK</sub> = 8 $\Omega$ , Input Signal 250 mVrms,<br>1-kHz Sine, across f(S) | | -93 | | | | SPEAKER A | MPLIFIER (MONO PBTL) | | | | | | | IV. I | | Measured differentially with zero input data, SPK_GAIN/FREQ pin configured for 20dBV gain, V <sub>PVDD</sub> = 12 V | | 0.7 | 8 | \ | | V <sub>OS</sub> | Amplifier offset voltage | Measured differentially with zero input data, SPK_GAIN/FREQ pin configured for 20dB gain, V <sub>PVDD</sub> = 24 V | | 4 | 14 | mV | | | | $V_{PVDD}$ = 15 V, SPK_GAIN = 20 dBV, RSPK = 8 $\Omega$ , A-Weighted | | 64 | | | | I <sub>CN</sub> | Idlo channel noice | $V_{PVDD}$ = 12 V, SPK_GAIN = 20 dBV, $R_{SPK}$ = 8 $\Omega$ , A-Weighted | | 62 | | \/ | | | Idle channel noise | $V_{PVDD}$ = 19 V, SPK_GAIN = 26 dBV, RSPK = 8 $\Omega$ , A-Weighted | | 83 | | $\mu V_{RMS}$ | | | | $V_{PVDD}$ = 24 V, SPK_GAIN = 26 dBV, $R_{SPK}$ = 8 $\Omega$ , A-Weighted | | 82 | | | ## **Electrical Characteristics (continued)** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYP MAX | UNIT | |----------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------| | | | $V_{PVDD}$ = 24 V, SPK_GAIN = 26 dBV, $R_{SPK}$ = 2 $\Omega$ , THD+N = 0.1%, Unless otherwise noted | 40 | | | | | $\begin{split} &V_{PVDD}=24~V,~SPK\_GAIN=26~dBV,\\ &R_{SPK}=4~\Omega,~THD+N=0.1\%,~Unless\\ &otherwise~noted \end{split}$ | 61 | | | | | $V_{PVDD}$ = 24 V, SPK_GAIN = 26 dBV, $R_{SPK}$ = 8 $\Omega$ , THD+N = 0.1% | 34 | | | | | $V_{PVDD}$ = 19 V, SPK_GAIN = 26 dBV, $R_{SPK}$ = 2 $\Omega$ , THD+N = 0.1%, Unless otherwise noted | 50 | | | | | $V_{PVDD}$ = 12 V, SPK_GAIN = 20 dBV, $R_{SPK}$ = 8 $\Omega$ , THD+N = 0.1% | 9 | | | P <sub>O</sub> | Maximum continuous output power per | $\begin{split} &V_{PVDD} = 19 \text{ V, SPK\_GAIN} = 26 \text{ dBV,} \\ &R_{SPK} = 4 \Omega, \text{ THD+N} = 0.1\%, \text{ Unless} \\ &\text{otherwise noted} \end{split}$ | 36 | W | | F0 | channel | $V_{PVDD}$ = 19 V, SPK_GAIN = 26 dBV, $R_{SPK}$ = 8 $\Omega$ , THD+N = 0.1% | 20 | VV | | | | $V_{PVDD}$ = 15 V, SPK_GAIN = 26 dBV, $R_{SPK}$ = 2 $\Omega$ , THD+N = 0.1%, Unless otherwise noted | 44 | | | | | $V_{PVDD}$ = 15 V, SPK_GAIN = 26 dBV, $R_{SPK}$ = 4 $\Omega$ , THD+N = 0.1%, Unless otherwise noted | 22 | | | | | $V_{PVDD}$ = 15 V, SPK_GAIN = 26 dBV, $R_{SPK}$ = 8 $\Omega$ , THD+N = 0.1% | 13 | | | | | $\begin{split} &V_{PVDD} = 12 \text{ V, SPK\_GAIN} = 20 \text{ dBV,} \\ &R_{SPK} = 2 \Omega, \text{ THD+N} = 0.1\%, \text{ Unless} \\ &\text{otherwise noted} \end{split}$ | 30 | | | | | $\begin{aligned} &V_{PVDD} = 12 \text{ V, SPK\_GAIN} = 20 \text{ dBV,} \\ &R_{SPK} = 4 \Omega, \text{ THD+N} = 0.1\%, \text{ Unless} \\ &\text{otherwise noted} \end{aligned}$ | 16 | | | | | $V_{PVDD}$ = 15 V, SPK_GAIN = 26 dBV, $R_{SPK}$ = 8 $\Omega$ , A-Weighted, -120dBFS Input | 104 | | | CNID | Signal-to-noise ratio | $V_{PVDD}$ = 12 V, SPK_GAIN = 20 dBV, $R_{SPK}$ = 8 $\Omega$ , A-Weighted, -120dBFS Input | 105 | , dD | | SNR | (referenced to 0dBFS input signal) | $V_{PVDD}$ = 24 V, SPK_GAIN = 26 dBV, $R_{SPK}$ = 8 $\Omega$ , A-Weighted, -120dBFS Input | 107 | dB | | | | $V_{PVDD}$ = 19 V, SPK_GAIN = 26 dBV, $R_{SPK}$ = 8 $\Omega$ , A-Weighted, -120dBFS Input | 105 | | ## **Electrical Characteristics (continued)** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-------|----------------------|-----------------------------------------------------------------------------------------------|---------|-----|------| | | | $V_{PVDD}$ = 12 V, SPK_GAIN = 20 dBV, $R_{SPK}$ = 4 $\Omega$ , $P_{O}$ = 1 W | 0.019% | | | | | N Total harmonic | $V_{PVDD}$ = 12 V, SPK_GAIN = 20 dBV, $R_{SPK}$ = 8 $\Omega$ , $P_{O}$ = 1 W | 0.014% | | | | | | $V_{PVDD}$ = 24 V, SPK_GAIN = 26 dBV, $R_{SPK}$ = 4 $\Omega$ , $P_{O}$ = 1 W | 0.035% | | | | | | $V_{PVDD}$ = 24 V, SPK_GAIN = 26 dBV,<br>R <sub>SPK</sub> = 2 $\Omega$ , P <sub>O</sub> = 1 W | 0.04% | | | | | | $V_{PVDD}$ = 24 V, SPK_GAIN = 26 dBV,<br>R <sub>SPK</sub> = 8 $\Omega$ , P <sub>O</sub> = 1 W | 0.027% | | | | THD+N | | $V_{PVDD}$ = 19 V, SPK_GAIN = 26 dBV, $R_{SPK}$ = 4 $\Omega$ , $P_{O}$ = 1 W | 0.029% | | | | THD+N | distortion and noise | $V_{PVDD}$ = 19 V, SPK_GAIN = 26 dBV, $R_{SPK}$ = 2 $\Omega$ , $P_{O}$ = 1 W | 0.047% | | | | | | $V_{PVDD}$ = 15 V, SPK_GAIN = 26 dBV, $R_{SPK}$ = 4 $\Omega$ , $P_{O}$ = 1 W | 0.025% | | | | | | $V_{PVDD}$ = 15 V, SPK_GAIN = 26 dBV,<br>R <sub>SPK</sub> = 2 $\Omega$ , P <sub>O</sub> = 1 W | 0.047% | | | | | | $V_{PVDD}$ = 15 V, SPK_GAIN = 26 dBV, $R_{SPK}$ = 8 $\Omega$ , $P_{O}$ = 1 W | 0.015% | | | | | | $V_{PVDD}$ = 12 V, SPK_GAIN = 20 dBV, $R_{SPK}$ = 2 $\Omega$ , $P_{O}$ = 1 W | 0.037% | | | | | | $V_{PVDD}$ = 19 V, SPK_GAIN = 26 dBV, $R_{SPK}$ = 8 $\Omega$ , $P_{O}$ = 1 W | 0.020% | | | #### 7.6 MCLK Timing | | | MIN | NOM MAX | UNIT | |--------------------|------------------------|-----|---------|------| | t <sub>MCLK</sub> | MCLK period | 20 | 1000 | ns | | t <sub>MCLKH</sub> | MCLK pulse width, high | 9 | | ns | | t <sub>MCLKL</sub> | MCLK pulse width, low | 9 | | ns | Figure 20. Timing Requirements for MCLK Input SLAS987 – JUNE 2014 www.ti.com ## TEXAS INSTRUMENTS ## 7.7 Serial Audio Port Timing - Slave Mode | | | MIN | NOM MAX | UNIT | |--------------------|-------------------------------------------|-----|---------|------| | t <sub>SCLK</sub> | SCLK period | 40 | | ns | | t <sub>SCLKL</sub> | SCLK pulse width, low | 16 | | ns | | t <sub>SCLKH</sub> | SCLK pulse width, high | 16 | | ns | | t <sub>SL</sub> | SCLK rising to LRCK/FS edge | 8 | | ns | | t <sub>LS</sub> | LRCK/FS Edge to SCLK rising edge | 8 | | ns | | t <sub>SU</sub> | Data set-up time, before SCLK rising edge | 8 | | ns | | t <sub>DH</sub> | Data hold time, after SCLK rising edge | 8 | | ns | | t <sub>DFS</sub> | Data delay time from SCLK falling edge | | 15 | ns | Figure 21. MCLK Timing Diagram in Slave Mode Submit Documentation Feedback 7.8 Serial Audio Port Timing – Master Mode | | | MIN | NOM | MAX | UNIT | |--------------------|----------------------------------------------|-----|-----|-----|------| | t <sub>SCLK</sub> | SCLK period | 40 | | | ns | | t <sub>SCLKL</sub> | SCLK pulse width, low | 16 | | | ns | | t <sub>SCLKH</sub> | SCLK pulse width, high | 16 | | | ns | | t <sub>LRD</sub> | LRCK/FS delay time from to SCLK falling edge | -10 | | 20 | ns | | t <sub>SU</sub> | Data set-up time, before SCLK rising edge | 8 | | | ns | | t <sub>DH</sub> | Data hold time, after SCLK rising edge | 8 | | | ns | | t <sub>DFS</sub> | Data delay time from SCLK falling edge | | | 15 | ns | Figure 22. MCLK Timing Diagram in Master Mode ## 7.9 I<sup>2</sup>C Bus Timing – Standard | | | MIN | MAX | UNIT | |---------------------|---------------------------------------------------------------------------------------|------------------------|------|------| | f <sub>SCL</sub> | SCL clock frequency | | 100 | kHz | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | 4.7 | | μs | | $t_{LOW}$ | Low period of the SCL clock | 4.7 | | μs | | t <sub>HI</sub> | High period of the SCL clock | 4.0 | | μs | | t <sub>RS-SU</sub> | Setup time for (repeated)START condition | 4.7 | | μs | | t <sub>S-HD</sub> | Hold time for (repeated)START condition | 4.0 | | μs | | t <sub>D-SU</sub> | Data setup time | 250 | | ns | | t <sub>D-HD</sub> | Data hold time | 0 | 900 | ns | | t <sub>SCL-R</sub> | Rise time of SCL signal | 20 + 0.1C <sub>B</sub> | 1000 | ns | | t <sub>SCL-R1</sub> | Rise time of SCL signal after a repeated START condition and after an acknowledge bit | 20 + 0.1C <sub>B</sub> | 1000 | ns | | t <sub>SCL-F</sub> | Fall time of SCL signal | 20 + 0.1C <sub>B</sub> | 1000 | ns | | t <sub>SDA-R</sub> | Rise time of SDA signal | 20 + 0.1C <sub>B</sub> | 1000 | ns | | t <sub>SDA-F</sub> | Fall time of SDA signal | 20 + 0.1C <sub>B</sub> | 1000 | ns | | t <sub>P-SU</sub> | Setup time for STOP condition | 4.0 | | μs | ## 7.10 I<sup>2</sup>C Bus Timing – Fast | | <u> </u> | MIN | MAX | UNIT | |---------------------|---------------------------------------------------------------------------------------|------------------------|-----|------| | f <sub>SCL</sub> | SCL clock frequency | | 400 | kHz | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | 1.3 | | μs | | t <sub>LOW</sub> | Low period of the SCL clock | 1.3 | | μs | | t <sub>HI</sub> | High period of the SCL clock | 600 | | ns | | t <sub>RS-SU</sub> | Setup time for (repeated)START condition | 600 | | ns | | t <sub>RS-HD</sub> | Hold time for (repeated)START condition | 600 | | ns | | t <sub>D-SU</sub> | Data setup time | 100 | | ns | | t <sub>D-HD</sub> | Data hold time | 0 | 900 | ns | | t <sub>SCL-R</sub> | Rise time of SCL signal | 20 + 0.1C <sub>B</sub> | 300 | ns | | t <sub>SCL-R1</sub> | Rise time of SCL signal after a repeated START condition and after an acknowledge bit | 20 + 0.1C <sub>B</sub> | 300 | ns | | t <sub>SCL-F</sub> | Fall time of SCL signal | 20 + 0.1C <sub>B</sub> | 300 | ns | | t <sub>SDA-R</sub> | Rise time of SDA signal | 20 + 0.1C <sub>B</sub> | 300 | ns | | t <sub>SDA-F</sub> | Fall time of SDA signal | 20 + 0.1C <sub>B</sub> | 300 | ns | | t <sub>P-SU</sub> | Setup time for STOP condition | 600 | | ns | | t <sub>SP</sub> | Pulse width of spike suppressed | | 50 | ns | Figure 23. I<sup>2</sup>C Communication Port Timing Diagram SLAS987 - JUNE 2014 www.ti.com # **ISTRUMENTS** ## 7.11 SPK\_MUTE Timing | | | MIN | MAX | UNIT | |----------------|-----------|-----|-----|------| | t <sub>r</sub> | Rise time | | 20 | ns | | t <sub>f</sub> | Fall time | | 20 | ns | Figure 24. SPK\_MUTE Timing Diagram for Soft Mute Operation via Hardware Pin #### 7.12 Power Dissipation | V <sub>PVDD</sub><br>(V) | SPK_GAIN <sup>(1)(2)(3)</sup><br>(dBV) | f <sub>SPK_AMP</sub><br>(kHz) | STATE OF OPERATION | R <sub>SPK</sub> (Ω) | I <sub>PVDD</sub> <sup>(4)</sup> (mA) | I <sub>DVDD</sub> <sup>(5)</sup><br>(mA) | P <sub>DISS</sub> (W) | | |--------------------------|----------------------------------------|-------------------------------|--------------------|----------------------|---------------------------------------|------------------------------------------|-----------------------|-------| | | | | | 4 | 21.3 | 35 | 0.273 | | | | | | Idle | 6 | 21.33 | 35 | 0.273 | | | | | | | 8 | 21.3 | 35 | 0.273 | | | | | | | 4 | 21.33 | 35 | 0.273 | | | | | | Mute | 6 | 21.34 | 35 | 0.273 | | | | | 204 | | 8 | 21.36 | 35 | 0.274 | | | | | 384 | | 4 | 2.08 | 17 | 0.071 | | | | | | Standby | 6 | 2.11 | 17 | 0.072 | | | | | Powerdo | | 8 | 2.17 | 17 | 0.072 | | | | | | | 4 | 2.03 | 1 | 0.018 | | | | | | | Powerdown | 6 | 2.04 | 1 | 0.018 | | 7.4 | 20 | | | 8 | 2.06 | 1 | 0.019 | | | 7.4 | 20 | | Idle | 4 | 27.48 | 35 | 0.319 | | | | | | | 6 | 27.49 | 35 | 0.319 | | | | | | | 8 | 24.46 | 35 | 0.297 | | | | | | | 4 | 27.5 | 35 | 0.319 | | | | | | Mute | 6 | 27.51 | 35 | 0.319 | | | | | 768 | | 8 | 27.52 | 35 | 0.319 | | | | | 700 | | 4 | 2.04 | 17 | 0.071 | | | | | | Standby | 6 | 2.08 | 17 | 0.071 | | | | | | | 8 | 2.11 | 17 | 0.072 | | | | | | | 4 | 2.06 | 1 | 0.019 | | | | | | Powerdown | 6 | 2.07 | 1 | 0.019 | | | | | | | 8 | 2.08 | 1 | 0.019 | | <sup>(1)</sup> Mute: P0-R3-B0,B5 = 1 Standby: P0-R2-B5 = 1(2) P0-R2-B0 = 1 I<sub>PVDD</sub> refers to all current that flows through the PVDD supply for the DUT. Any other current sinks not directly related to the DUT current draw were removed. I<sub>DVDD</sub> refers to all current that flows through the DVDD (3.3-V) supply for the DUT. Any other current sinks not directly related to the DUT current draw were removed. **Power Dissipation (continued)** | V <sub>PVDD</sub> (V) | SPK_GAIN <sup>(1)(2)(3)</sup><br>(dBV) | f <sub>SPK_AMP</sub><br>(kHz) | STATE OF OPERATION | R <sub>SPK</sub> (Ω) | I <sub>PVDD</sub> <sup>(4)</sup> (mA) | I <sub>DVDD</sub> <sup>(5)</sup><br>(mA) | P <sub>DISS</sub> (W) | | | |-----------------------|----------------------------------------|-------------------------------|--------------------|----------------------|---------------------------------------|------------------------------------------|-----------------------|----|-------| | | | | | | | 4 | 24.33 | 35 | 0.386 | | | | | Idle | 6 | 24.32 | 35 | 0.385 | | | | | | | | 8 | 24.36 | 35 | 0.386 | | | | | | | | 4 | 24.36 | 35 | 0.386 | | | | | | | Mute | 6 | 24.32 | 35 | 0.385 | | | | | | 384 | | 8 | 24.37 | 35 | 0.386 | | | | | | 304 | | 4 | 3.58 | 17 | 0.096 | | | | | | | Standby | 6 | 3.57 | 17 | 0.096 | | | | | | _ | | 8 | 3.58 | 17 | 0.096 | | | | | | | Powerdown | 4 | 3.52 | 1 | 0.042 | | | | | | | | 6 | 3.52 | 1 | 0.042 | | | | 44.4 | 20 | | | 8 | 3.54 | 1 | 0.043 | | | | 11.1 | 20 | | ldle | 4 | 30.7 | 35 | 0.456 | | | | | | | | 6 | 30.65 | 35 | 0.456 | | | | | | | | 8 | 30.67 | 35 | 0.456 | | | | | | | | 4 | 3.072 | 35 | 0.150 | | | | | | | Mute | 6 | 30.69 | 35 | 0.456 | | | | | | 760 | | 8 | 30.69 | 35 | 0.456 | | | | | | 768 | | 4 | 3.54 | 17 | 0.095 | | | | | | | Standby | 6 | 3.54 | 17 | 0.095 | | | | | | | 8 | 3.58 | 17 | 0.096 | | | | | | | | | 4 | 3.53 | 1 | 0.042 | | | | | | | Powerdown | 6 | 3.53 | 1 | 0.042 | | | | | | | | 8 | 3.55 | 1 | 0.043 | | | | | 1 | | 1 | l . | 1 | | 1 | | | ### **Power Dissipation (continued)** | V <sub>PVDD</sub><br>(V) | SPK_GAIN <sup>(1)(2)(3)</sup><br>(dBV) | f <sub>SPK_AMP</sub><br>(kHz) | STATE OF OPERATION | R <sub>SPK</sub><br>(Ω) | I <sub>PVDD</sub> <sup>(4)</sup> (mA) | I <sub>DVDD</sub> <sup>(5)</sup><br>(mA) | P <sub>DISS</sub> (W) | |--------------------------|----------------------------------------|-------------------------------|--------------------|-------------------------|---------------------------------------|------------------------------------------|-----------------------| | | | 384 | Idle | 4 | 25.07 | 35 | 0.416 | | | | | | 6 | 25.08 | 35 | 0.416 | | | | | | 8 | 25.1 | 35 | 0.417 | | | | | Mute | 4 | 25.12 | 35 | 0.417 | | | | | | 6 | 25.08 | 35 | 0.416 | | | | | | 8 | 25.11 | 35 | 0.417 | | | | | Standby | 4 | 3.92 | 17 | 0.103 | | | | | | 6 | 3.93 | 17 | 0.103 | | | | | | 8 | 3.94 | 17 | 0.103 | | | | | | 4 | 3.87 | 1 | 0.050 | | | | | Powerdown | 6 | 3.85 | 1 | 0.050 | | 40 | 20 | | | 8 | 3.87 | 1 | 0.050 | | 12 | | 768 | Idle | 4 | 31.31 | 35 | 0.491 | | | | | | 6 | 31.29 | 35 | 0.491 | | | | | | 8 | 31.31 | 35 | 0.491 | | | | | Mute | 4 | 31.31 | 35 | 0.491 | | | | | | 6 | 31.33 | 35 | 0.491 | | | | | | 8 | 31.32 | 35 | 0.491 | | | | | | 4 | 3.88 | 17 | 0.103 | | | | | Standby | 6 | 3.9 | 17 | 0.103 | | | | | | 8 | 3.91 | 17 | 0.103 | | | | | Powerdown | 4 | 3.89 | 1 | 0.050 | | | | | | 6 | 3.91 | 1 | 0.050 | | | | | | 8 | 3.88 | 1 | 0.050 | | | | | | 8 | 3.88 | 1 | 0.0 | **Power Dissipation (continued)** | V <sub>PVDD</sub> (V) | SPK_GAIN <sup>(1)(2)(3)</sup><br>(dBV) | f <sub>SPK_AMP</sub><br>(kHz) | STATE OF OPERATION | R <sub>SPK</sub> (Ω) | I <sub>PVDD</sub> <sup>(4)</sup><br>(mA) | I <sub>DVDD</sub> <sup>(5)</sup><br>(mA) | P <sub>DISS</sub> (W) | |-----------------------|----------------------------------------|-------------------------------|--------------------|----------------------|------------------------------------------|------------------------------------------|-----------------------| | | | 384 | Idle | 4 | 27.94 | 35 | 0.535 | | | | | | 6 | 27.91 | 35 | 0.534 | | | | | | 8 | 27.75 | 35 | 0.532 | | | | | Mute | 4 | 27.98 | 35 | 0.535 | | | | | | 6 | 27.94 | 35 | 0.535 | | | | | | 8 | 27.88 | 35 | 0.534 | | | | | | 4 | 5.09 | 17 | 0.132 | | | | | Standby | 6 | 5.12 | 17 | 0.133 | | | 26 | | | 8 | 5.19 | 17 | 0.134 | | | | | Powerdown | 4 | 5.02 | 1 | 0.079 | | | | | | 6 | 5.06 | 1 | 0.079 | | 15 | | | | 8 | 5.14 | 1 | 0.080 | | 15 | | 768 | Idle | 4 | 33.05 | 35 | 0.611 | | | | | | 6 | 33.03 | 35 | 0.611 | | | | | | 8 | 33.08 | 35 | 0.612 | | | | | Mute | 4 | 33.03 | 35 | 0.611 | | | | | | 6 | 33.04 | 35 | 0.611 | | | | | | 8 | 33.05 | 35 | 0.611 | | | | | | 4 | 5.07 | 17 | 0.132 | | | | | Standby | 6 | 5.09 | 17 | 0.132 | | | | | | 8 | 5.14 | 17 | 0.133 | | | | | Powerdown | 4 | 5.02 | 1 | 0.079 | | | | | | 6 | 5.04 | 1 | 0.079 | | | | | | 8 | 5.09 | 1 | 0.080 | ### **Power Dissipation (continued)** | V <sub>PVDD</sub><br>(V) | SPK_GAIN <sup>(1)(2)(3)</sup><br>(dBV) | f <sub>SPK_AMP</sub><br>(kHz) | STATE OF OPERATION | R <sub>SPK</sub><br>(Ω) | I <sub>PVDD</sub> <sup>(4)</sup><br>(mA) | I <sub>DVDD</sub> <sup>(5)</sup><br>(mA) | P <sub>DISS</sub> (W) | |--------------------------|----------------------------------------|-------------------------------|--------------------|-------------------------|------------------------------------------|------------------------------------------|-----------------------| | | | 384 | Idle | 4 | 32.27 | 35 | 0.748 | | | | | | 6 | 32.19 | 35 | 0.746 | | | | | | 8 | 32.08 | 35 | 0.744 | | | | | Mute | 4 | 32.27 | 35 | 0.748 | | | | | | 6 | 32.24 | 35 | 0.747 | | | | | | 8 | 32.22 | 35 | 0.747 | | | | | | 4 | 6.95 | 17 | 0.192 | | | | | Standby | 6 | 6.93 | 17 | 0.192 | | | 26 | | | 8 | 7 | 17 | 0.193 | | | | | Powerdown | 4 | 6.89 | 1 | 0.138 | | | | | | 6 | 6.9 | 1 | 0.139 | | 19.6 | | | | 8 | 6.96 | 1 | 0.140 | | 19.6 | | 768 | Idle | 4 | 34.99 | 35 | 0.801 | | | | | | 6 | 34.95 | 35 | 0.801 | | | | | | 8 | 34.97 | 35 | 0.801 | | | | | Mute | 4 | 34.96 | 35 | 0.801 | | | | | | 6 | 34.98 | 35 | 0.801 | | | | | | 8 | 34.96 | 35 | 0.801 | | | | | Standby | 4 | 6.93 | 17 | 0.192 | | | | | | 6 | 6.93 | 17 | 0.192 | | | | | | 8 | 6.98 | 17 | 0.193 | | | | | Powerdown | 4 | 6.84 | 1 | 0.137 | | | | | | 6 | 6.89 | 1 | 0.138 | | | | | | 8 | 6.9 | 1 | 0.139 | **Power Dissipation (continued)** | V <sub>PVDD</sub><br>(V) | SPK_GAIN <sup>(1)(2)(3)</sup><br>(dBV) | f <sub>SPK_AMP</sub><br>(kHz) | STATE OF OPERATION | R <sub>SPK</sub><br>(Ω) | I <sub>PVDD</sub> <sup>(4)</sup><br>(mA) | I <sub>DVDD</sub> <sup>(5)</sup><br>(mA) | P <sub>DISS</sub> (W) | |--------------------------|----------------------------------------|-------------------------------|--------------------|-------------------------|------------------------------------------|------------------------------------------|-----------------------| | | | 384 | Idle | 4 | 36.93 | 35 | 1.002 | | | | | | 6 | 36.87 | 35 | 1.000 | | | | | | 8 | 36.77 | 35 | 0.998 | | | | | Mute | 4 | 36.94 | 35 | 1.002 | | | | | | 6 | 36.89 | 35 | 1.001 | | | | | | 8 | 36.85 | 35 | 1.000 | | | | | | 4 | 8.73 | 17 | 0.266 | | | | | Standby | 6 | 8.72 | 17 | 0.265 | | | | | | 8 | 8.71 | 17 | 0.265 | | | | | Powerdown | 4 | 8.64 | 1 | 0.211 | | | | | | 6 | 8.66 | 1 | 0.211 | | 0.4 | | | | 8 | 8.69 | 1 | 0.212 | | 24 | 26 | 768 | Idle | 4 | 36.84 | 35 | 1.000 | | | | | | 6 | 36.86 | 35 | 1.000 | | | | | | 8 | 36.83 | 35 | 0.999 | | | | | Mute | 4 | 36.85 | 35 | 1.000 | | | | | | 6 | 36.84 | 35 | 1.000 | | | | | | 8 | 36.82 | 35 | 0.999 | | | | | Standby | 4 | 8.66 | 17 | 0.264 | | | | | | 6 | 8.68 | 17 | 0.264 | | | | | | 8 | 8.71 | 17 | 0.265 | | | | | Powerdown | 4 | 8.63 | 1 | 0.210 | | | | | | 6 | 8.64 | 1 | 0.211 | | | | | | 8 | 8.65 | 1 | 0.211 | SLAS987 – JUNE 2014 www.ti.com ### 7.13 Typical Performance Plots for the TAS5754M All performance plots were taken using the TAS5754M-56MEVM at room temperature, unless otherwise noted. The term "Traditional LC filter" refers to the output filter that is present by default on the EVM. For "Filterless" measurements, the on-board LC filter was removed and an Audio Precision AUX-025 measurement filter was used to take the measurements. **Table 1. Quick Reference Table** | OUTPUT<br>CONFIG | PLOT TITLE | PLOT NUMBER | |------------------|--------------------------------------------------------------|-------------| | 331413 | Figure 25. Output Power vs PVDD | C036 | | | Figure 26. THD+N vs Frequency, V <sub>PVDD</sub> = 12 V | C034 | | | Figure 27. THD+N vs Frequency, V <sub>PVDD</sub> = 15 V | C002 | | | Figure 28. THD+N vs Frequency, V <sub>PVDD</sub> = 18 V | C037 | | | Figure 29. THD+N vs Frequency, V <sub>PVDD</sub> = 24 V | C003 | | | Figure 30. THD+N vs Power, V <sub>PVDD</sub> = 12 V | C035 | | | Figure 31. THD+N vs Power, V <sub>PVDD</sub> = 15 V | C004 | | | Figure 32. THD+N vs Power, V <sub>PVDD</sub> = 18 V | C038 | | | Figure 33. THD+N vs Power, V <sub>PVDD</sub> = 24 V | C005 | | BTL | Figure 34. Idle Channel Noise vs PVDD | C006 | | | Figure 35. Efficiency vs Output Power | C007 | | | Figure 36. Idle Current Draw (Filterless) vs PVDD | C013 | | | Figure 37. Idle Current Draw (Traditional LC Filter) vs PVDD | C015 | | | Figure 38. Crosstalk vs. Frequency | C008 | | | Figure 39. PVDD PSRR vs Frequency | C009 | | | Figure 40. DVDD PSRR vs Frequency | C010 | | | Figure 41. AVDD PSRR vs Frequency | C011 | | | Figure 42. CPVDD PSRR vs Frequency | C012 | | | Figure 43. Powerdown Current Draw vs PVDD | C014 | | | Figure 44. Output Power vs PVDD | C039 | | | Figure 45. THD+N vs Frequency, V <sub>PVDD</sub> = 12 V | C017 | | | Figure 46. THD+N vs Frequency, V <sub>PVDD</sub> = 15 V | C018 | | | Figure 47. THD+N vs Frequency, V <sub>PVDD</sub> = 18 V | C019 | | | Figure 48. THD+N vs Frequency, V <sub>PVDD</sub> = 24 V | C020 | | | Figure 49. THD+N vs Power, V <sub>PVDD</sub> = 12 V | C021 | | | Figure 50. THD+N vs Power, V <sub>PVDD</sub> = 15 V | C022 | | | Figure 51. THD+N vs Power, V <sub>PVDD</sub> = 18 V | C023 | | | Figure 52. THD+N vs Power, V <sub>PVDD</sub> = 24 V | C024 | | PBTL | Figure 53. Idle Channel Noise vs PVDD | C025 | | | Figure 54. Efficiency vs Output Power | C026 | | | Figure 55. Idle Current Draw (filterless) vs PVDD | C031 | | | Figure 56. Idle Current Draw (traditional LC filter) vs PVDD | C033 | | | Figure 57. PVDD PSRR vs Frequency | C027 | | | Figure 58. DVDD PSRR vs Frequency | C028 | | | Figure 59. AVDD PSRR vs Frequency | C029 | | | Figure 60. CPVDD PSRR vs Frequency | C030 | | | Figure 61. Powerdown Current Draw vs PVDD | C032 | Submit Documentation Feedback #### 7.13.1 Bridge Tied Load (BTL) Configuration Curves Return to Quick Reference Table. Submit Documentation Feedback Copyright © 2014, Texas Instruments Incorporated #### 7.13.2 Parallel Bridge Tied Load (PBTL) Configuration Return to Quick Reference Table. Copyright © 2014, Texas Instruments Incorporated Submit Documentation Feedback ## TEXAS INSTRUMENTS #### 8 Detailed Description #### 8.1 Overview The TAS5754M device integrates 4 main building blocks together into a single cohesive device that maximizes sound quality, flexibility, and ease of use. These are shown in the list below: - 1. A stereo Audio DAC, boasting a strong Burr-Brown heritage with a highly flexible serial audio port. - 2. A miniDSP audio processing core with HybridFlow architecture, which provides an increase in flexibility over a fixed-function ROM device with faster download time than a fully programmable device - 3. A flexible closed-loop amplifier capable of operating in stereo or mono, at several different switching frequencies, and with a variety of output voltages and loads. - 4. An I<sup>2</sup>C control port for communication with the device The device requires only two power supplies for proper operation. A DVDD supply is needed to power the low-voltage digital and analog circuitry. Another supply, called PVDD, is needed to provide power to the output stage of the audio amplifier. The operating range for these supplies is shown in the *Recommended Operating Conditions* table. Communication with the device is accomplished via the I<sup>2</sup>C control port. A speaker amplifier fault line is also provided to notify a system controller of the occurrence of an over-temperature, over-current, over-voltage, under-voltage, or DC error in the speaker amplifier. There are three digital GPIO pins that are available for use by the HybridFlows. One popular use of the GPIO lines is to provide a Serial Audio Output from the device (SDOUT). HybridFlows which provide an SDOUT customarily present that signal on GPIO2, although this configuration can be changed via the I<sup>2</sup>C control port. The register space in the control port spans several pages to accommodate some static controls which maintain their functionality across HybridFlows, as well as controls that are determined by the HybridFlow used. The MiniDSP audio processing core, featuring a HybridFlow architecture, allows the selection of a configurable DSP program called a *HybridFlow* from a list of available HybridFlows. A hybrid flow combines audio processing blocks, many of which that are built in the ROM portion of the device, together in a single payload. The PurePath Console GUI provides a means by which to select the HybridFlow and manipulate the controls associated with that HybridFlow. #### 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Power-on-Reset (POR) Function The TAS5754M device has a power-on reset function. This feature resets all of the registers to their default configuration as the device is powering up. When the low-voltage power supply used to power DVDD, AVDD, and CPVDD exceeds the POR threshold, the device holds sets all of the internal registers to their default values and holds them there until it receives valid MCLK, SCLK, and LRCK/FS toggling for a period of approximately 4 ms. After the toggling period has passed, the internal reset of the registers is removed and the registers can be programmed via the I<sup>2</sup>C Control Port. #### 8.3.2 Device Clocking The TAS5754M devices have flexible systems for clocking. Internally, the device requires a number of clocks, mostly at related clock rates to function correctly. All of these clocks can be derived from the Serial Audio Interface in one form or another. SLAS987 – JUNE 2014 www.ti.com ## TEXAS INSTRUMENTS #### **Feature Description (continued)** Figure 62. Audio Flow with Respective Clocks As shown in Figure 62 the basic data flow at basic sample rate ( $f_S$ ). Once the data is brought into the serial audio interface, it is processed, interpolated and modulated to 128 $\times$ $f_S$ before arriving at the current segments for the final digital to analog conversion. The clock tree is shown in Figure 63. Figure 63. TAS5754M Clock Distribution Tree The Serial Audio Interface typically has 4 connection pins - 1. MLCK (System Master Clock), - 2. SLCK (Bit Clock) - 3. LRCK/FS (Left Right Word Clock and Frame Sync) www.ti.com SLAS987 – JUNE 2014 #### **Feature Description (continued)** 4. SDIN (note that this is the input data. The output date, SDOUT, is presented on one of the GPIO pins. See Serial Data Output) The device has an internal PLL that is used to take either MLCK or SLCK and create the higher rate clocks required by the and the DAC clock. In situations where the highest audio performance is required, it's suggested that the MLCK is brought to the device, along with SLCK and LRCK/FS. The device should be configured so that the PLL is only providing a clock source to the DSP. All other clocks are then be a division of the incoming MLCK. This is done by setting DAC CLK Source Mux (SDAC in the diagram above) to use MLCK as a source, rather than the output of the MLCK/PLL Mux. #### 8.3.3 Serial Audio Port #### 8.3.3.1 Clock Master Mode from Audio Rate Master Clock In Master Mode, the device generates bit clock and left-right and frame sync clock and outputs them on the appropriate pins. To configure the device in this mode, first put the device into reset, then use registers SLCKO and LRKO (P0-R9). Then reset the LRCK/FS and SCLK divider counters using bits RSLCK and RLRK (P0-R12). Finally, exit reset. Figure 64 shows a simplified serial port clock tree for the device in master mode. Figure 64. Simplified Clock Tree for MLCK Sourced Master Mode In master mode, MLCK is an input and SCLK and LRCK/FS are outputs. SCLK and LRCK/FS are integer divisions of MLCK. Master mode with a non-audio rate master clock source will require external GPIO's to use the PLL in standalone mode. The PLL needs to be configured to ensure that the on-chip processor can be driven at its maximum clock rate. This mode of operation is described in the *Clock Master from a Non-Audio Rate Master Clock* section. When used with Audio Rate Master Clocks, the register changes that need to be done include switching the device into master mode, and setting the divider ratio. An example of this mode of operations is using 24.576 MCLK as a master clock source and driving the SCLK and LRCK/FS with integer dividers to create 48 kHz. In this mode, the DAC section of the device is also running from the PLL output. The TAS5754M device is able to meet the specified audio performance while using the internal PLL. However, using the MCLK CMOS oscillator source will have less jitter than the PLL. To switch the DAC clocks (SDAC in the Figure 63) the following registers should be modified - Clock Tree Flex Mode (P253-R63 and P253-R64) - DAC and OSR Source Clock Register (P0-R14). Set to 0x30 (MLCK input, and OSR is set to whatever the DAC source is) - The DAC clock divider should be 16f<sub>s</sub>. - $-16 \times 48 \text{ kHz} = 768 \text{ kHz}$ - 24.576 MHz (MLCK in) / 768 kHz = 32 - Therefore, the divide ratio for register DDAC (P0-R28) should be set to 32. The register mapping gives 0x00 = 1, so 32 must be converter to 0x1F (31dec). SLAS987 – JUNE 2014 www.ti.com # TEXAS INSTRUMENTS #### **Feature Description (continued)** ### 8.3.3.2 Clock Master from a Non-Audio Rate Master Clock The classic example here is running 12-MHz Master clock for a 48-kHz sampling system. Given the clock tree for the device (shown in Figure 63), a non-audio clock rate cannot be brought into the MLCK to the PLL in master mode. Therefore, the PLL source must be configured to be a GPIO pin, and the output brought back into another GPIO pin. Figure 65. Generating Audio Clocks Using Non-Audio Clock Sources The clock flow through the system is shown above. The newly generated MLCK must be brought out of the device on a GPIO pin, then brought into the MLCK pin for integer division to create SCLK and LRCK/FS outputs. #### NOTE Pull-up resistors should be used on SCLK and LRCK/FS in this mode to ensure the device remains out of sleep mode. ### 8.3.3.3 Clock Slave Mode with 4-Wire Operation (SCLK, MCLK, LRCK/FS, SDIN) The TAS5754M device requires a system clock to operate the digital interpolation filters and advanced segment DAC modulators. The system clock is applied at the MLCK input and supports up to 50 MHz. The TAS5754M device system-clock detection circuit automatically senses the system-clock frequency. Common audio sampling frequencies in the bands of 8 kHz, 16 kHz, (32 kHz - 44.1 kHz - 48kHz), (88.2 kHz - 96 kHz), and (176.4 kHz - 192 kHz) are supported. #### **NOTE** Values in the parentheses are grouped when detected, e.g. 88.2 kHz and 96 kHz are detected as *double rate*, 32 kHz, 44.1 kHz and 48 kHz are detected as *single rate*, etc. In the presence of a valid bit MCLK, SCLK and LRCK/FS, the device automatically configures the clock tree and PLL to drive the miniDSP as required. The sampling frequency detector sets the clock for the digital filter, Delta Sigma Modulator (DSM) and the Negative Charge Pump (NCP) automatically. Table 2 shows examples of system clock frequencies for common audio sampling rates. # **Feature Description (continued)** MLCK rates that are not common to standard audio clocks, between 1 MHz and 50 MHz, are supported by configuring various PLL and clock-divider registers. This programmability allows the device to become a clock master and drive the host serial port with LRCK/FS and SLCK, from a non-audio related clock (for example, using a setting of 12 MHz to generate 44.1 kHz (LRCK/FS) and 2.8224 MHz (SLCK)). shows the timing requirements for the system clock input. For optimal performance, use a clock source with low phase jitter and noise. For MCLK timing requirements, refer to the Serial Audio Port Timing – Master Mode section. | SAMPLING | SYSTEM CLOCK FREQUENCY (f <sub>MLCK</sub> ) (MHz) | | | | | | | | | | | |-----------|---------------------------------------------------|------------------------|-----------------------|--------------------|-------------------------|-------------------------|--|--|--|--|--| | FREQUENCY | 64 f <sub>S</sub> | 128 f <sub>S</sub> | 192 f <sub>S</sub> | 256 f <sub>S</sub> | 384 f <sub>S</sub> | 512 f <sub>S</sub> | | | | | | | 8 kHz | | 1.0240 <sup>(2)</sup> | 1.5360 <sup>(2)</sup> | 2.0480 | 3.0720 | 4.0960 | | | | | | | 16 kHz | | 2.0480 <sup>(2)</sup> | 3.0720 <sup>(2)</sup> | 4.0960 | 6.1440 | 8.1920 | | | | | | | 32 kHz | | 4.0960 <sup>(2)</sup> | 6.1440 <sup>(2)</sup> | 8.1920 | 12.2880 | 16.3840 | | | | | | | 44.1 kHz | | 5.6488 <sup>(2)</sup> | 8.4672 <sup>(2)</sup> | 11.2896 | 16.9344 | 22.5792 | | | | | | | 48 kHz | See note <sup>(1)</sup> | 6.1440 <sup>(2)</sup> | 9.2160 <sup>(2)</sup> | 12.2880 | 18.4320 | 24.5760 | | | | | | | 88.2 kHz | | 11.2896 <sup>(2)</sup> | 16.9344 | 22.5792 | 33.8688 | 45.1584 | | | | | | | 96 kHz | | 12.2880 <sup>(2)</sup> | 18.4320 | 24.5760 | 36.8640 | 49.1520 | | | | | | | 176.4 kHz | | 22.5792 | 33.8688 | 45.1584 | 0(1) | 0 | | | | | | | 192 kHz | | 24.5760 | 36.8640 | 49.1520 | See note <sup>(1)</sup> | See note <sup>(1)</sup> | | | | | | Table 2. System Master Clock Inputs for Audio Related Clocks #### 8.3.3.4 Clock Slave Mode with SLCK PLL to Generate Internal Clocks (3-Wire PCM) #### 8.3.3.4.1 Clock Generation using the PLL The TAS5754M device supports a wide range of options to generate the required clocks as shown in Figure 63. The clocks for the PLL require a source reference clock. This clock is sourced as the incoming SLCK or MLCK, a GPIO can also be used. The source reference clock for the PLL reference clock is selected by programming the SRCREF value on P0-R13, B[6:4]. The TAS5754M device provides several programmable clock dividers to achieve a variety of sampling rates. See Figure 63. If PLL functionality is not required, set the PLLEN value on P0-R4, B[0] to 0. In this situation, an external master clock is required. | CLOCK MULTIPLEXER | FUNCTION | BITS | | | | |-------------------|----------------------|----------------|--|--|--| | SREF | PLL Reference | P0-R13, B[6:4] | | | | | DIVIDER | FUNCTION | BITS | | | | | DDSP | clock divider | P0-R27, B[6:0] | | | | | DSLCK | External SLCK Div | P0-R32, B[6:0] | | | | | DLRK | External LRCK/FS Div | P0-R33, B[7:0] | | | | **Table 3. PLL Configuration Registers** # 8.3.3.4.2 PLL Calculation The TAS5754M device has an on-chip PLL with fractional multiplication to generate the clock frequency needed by the Digital Signal Processing blocks. The programmability of the PLL allows operation from a wide variety of clocks that may be available in the system. The PLL input (PLLCKIN) supports clock frequencies from 1 MHz to 50 MHz and is register programmable to enable generation of required sampling rates with fine precision. The PLL is enabled by default. The PLL can be enabled by writing to P0-R4, B[0]. When the PLL is enabled, the PLL output clock PLLCK is given by Equation 1: <sup>1)</sup> This system clock rate is not supported for the given sampling frequency. <sup>(2)</sup> This system clock rate is supported by PLL mode. $$PLLCK = \frac{PLLCKIN \times R \times J.D}{P} \quad \text{or} \quad PLLCK = \frac{PLLCKIN \times R \times K}{P}$$ where - R = 1, 2, 3,4, ..., 15, 16 - $J = 4,5,6, \dots 63$ , and $D = 0000, 0001, 0002, \dots 9999$ - K = [J value].[D value] R, J, D, and P are programmable. J is the integer portion of K (the numbers to the left of the decimal point), while D is the fractional portion of K (the numbers to the right of the decimal point, assuming four digits of precision). #### 8.3.3.4.2.1 Examples: - If K = 8.5, then J = 8, D = 5000 - If K = 7.12, then J = 7, D = 1200 - If K = 14.03, then J = 14, D = 0300 - If K = 6.0004, then J = 6, D = 0004 When the PLL is enabled and D = 0000, the following conditions must be satisfied: - 1 MHz ≤ ( PLLCKIN / P ) ≤ 20 MHz - 64 MHz ≤ (PLLCKIN x K x R / P ) ≤ 100 MHz - 1 ≤ J ≤ 63 When the PLL is enabled and D ≠ 0000, the following conditions must be satisfied: - 6.667 MHz ≤ PLLCLKIN / P ≤ 20 MHz - 64 MHz ≤ (PLLCKIN x K x R / P ) ≤ 100 MHz - 4 ≤ J ≤ 11 - R = 1 When the PLL is enabled. - $f_S = (PLLCLKIN \times K \times R) / (2048 \times P)$ - The value of N is selected so that $f_S \times N = PLLCLKIN \times K \times R / P$ is in the allowable range. **Example:** MCLK = 12 MHz and $f_S$ = 44.1 kHz, (N=2048) Select P = 1, R = 1, K = 7.5264, which results in J = 7, D = 5264 **Example:** MCLK = 12 MHz and $f_S$ = 48.0 kHz, (N=2048) Select P = 1, R = 1, K = 8.192, which results in J = 8, D = 1920 Values are written to the registers in Table 4. 40 # **Table 4. PLL Registers** | DIVIDER | FUNCTION | BITS | |---------|------------|----------------| | PLLE | PLL enable | P0-R4, B[0] | | PPDV | PLL P | P0-R20, B[3:0] | | PJDV | PLL J | P0-R21, B[5:0] | | DDD\/ | DI I D | P0-R22, B[5:0] | | PDDV | PLL D | P0-R23, B[7:0] | | PRDV | PLL R | P0-R24, B[3:0] | **Table 5. PLL Configuration Recommendations** | COLUMN | DESCRIPTION | |----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | f <sub>S</sub> (kHz) | Sampling frequency | | R <sub>MLCK</sub> | Ratio between sampling frequency and MLCK frequency (MLCK frequency = RMLCK x sampling frequency) | | MLCK (MHz) | System master clock frequency at MLCK input (pin 20) | | PLL VCO (MHz) | PLL VCO frequency as PLLCK in Figure 63 | | Р | One of the PLL coefficients in Equation 1 | | PLL REF (MHz) | Internal reference clock frequency which is produced by MLCK / P | | $M = K \times R$ | The final PLL multiplication factor computed from K and R as described in Equation 1 | | K = J.D | One of the PLL coefficients in Equation 1 | | R | One of the PLL coefficients in Equation 1 | | PLL f <sub>S</sub> | Ratio between $f_S$ and PLL VCO frequency (PLL VCO / $f_S$ ) | | DSP f <sub>S</sub> | Ratio between operating clock rate and $f_S$ (PLL $f_S$ / NMAC) | | NMAC | The clock divider value in Table 3 | | DSP CLK (MHz) | The operating frequency as DSPCK in Figure 63 | | MOD f <sub>S</sub> | Ratio between DAC operating clock frequency and $f_S$ (PLL $f_S$ / NDAC) | | MOD f (kHz) | DAC operating frequency as DACCK in | | NDAC | DAC clock divider value in Table 3 | | DOSR | OSR clock divider value in Table 3 for generating OSRCK in Figure 63. DOSR must be chosen so that MOD $f_S$ / DOSR = 16 for correct operation. | | NCP | NCP (negative charge pump) clock divider value in Table 3 | | CP f | Negative charge pump clock frequency (f <sub>S</sub> * MOD f <sub>S</sub> / NCP) | | % Error | Percentage of error between PLL VCO / PLL f <sub>S</sub> and f <sub>S</sub> (mismatch error). This value is typically zero but can be non-zero especially when K is not an integer (D is not zero). This value may be non-zero only when the TAS5754M device acts as a master. | The equations above explain how to calculate all necessary coefficients and controls to configure the PLL. Table 6 provides for easy reference to the recommended clock divider settings for the PLL as a Master Clock. | f <sub>s</sub><br>(kHz) | R <sub>MLCK</sub> | MCLK<br>(MHz) | PLL VCO<br>(MHz) | Р | PLL REF<br>(MHz) | M = K×R | K = J×D | R | PLL f <sub>S</sub> | DSP f <sub>S</sub> | NMAC | DSP CLK<br>(MHz) | MOD f <sub>s</sub> | MOD f<br>(kHz) | NDAC | DOSR | % ERROR | NCP | CP f<br>(kHz) | |-------------------------|-------------------|---------------|------------------|---|------------------|---------|---------|---|--------------------|--------------------|------|------------------|--------------------|----------------|------|------|---------|-----|---------------| | 8 | 128 | 1.024 | 98.304 | 1 | 1.024 | 96 | 48 | 2 | 12288 | 1024 | 12 | 8.192 | 768 | 6144 | 16 | 48 | 0 | 4 | 1536 | | 8 | 192 | 1.536 | 98.304 | 1 | 1.536 | 64 | 32 | 2 | 12288 | 1024 | 12 | 8.192 | 768 | 6144 | 16 | 48 | 0 | 4 | 1536 | | 8 | 256 | 2.048 | 98.304 | 1 | 2.048 | 48 | 48 | 1 | 12288 | 1024 | 12 | 8.192 | 768 | 6144 | 16 | 48 | 0 | 4 | 1536 | | 8 | 384 | 3.072 | 98.304 | 3 | 1.024 | 96 | 48 | 2 | 12288 | 1024 | 12 | 8.192 | 768 | 6144 | 16 | 48 | 0 | 4 | 1536 | | 8 | 512 | 4.096 | 98.304 | 3 | 1.365 | 72 | 36 | 2 | 12288 | 1024 | 12 | 8.192 | 768 | 6144 | 16 | 48 | 0 | 4 | 1536 | | 8 | 768 | 6.144 | 98.304 | 3 | 2.048 | 48 | 48 | 1 | 12288 | 1024 | 12 | 8.192 | 768 | 6144 | 16 | 48 | 0 | 4 | 1536 | | 8 | 1024 | 8.192 | 98.304 | 3 | 2.731 | 36 | 36 | 1 | 12288 | 1024 | 12 | 8.192 | 768 | 6144 | 16 | 48 | 0 | 4 | 1536 | | 8 | 1152 | 9.216 | 98.304 | 9 | 1.024 | 96 | 48 | 2 | 12288 | 1024 | 12 | 8.192 | 768 | 6144 | 16 | 48 | 0 | 4 | 1536 | | 8 | 1536 | 12.288 | 98.304 | 9 | 1.365 | 72 | 36 | 2 | 12288 | 1024 | 12 | 8.192 | 768 | 6144 | 16 | 48 | 0 | 4 | 1536 | | 8 | 2048 | 16.384 | 98.304 | 9 | 1.82 | 54 | 54 | 1 | 12288 | 1024 | 12 | 8.192 | 768 | 6144 | 16 | 48 | 0 | 4 | 1536 | | 8 | 3072 | 24.576 | 98.304 | 9 | 2.731 | 36 | 36 | 1 | 12288 | 1024 | 12 | 8.192 | 768 | 6144 | 16 | 48 | 0 | 4 | 1536 | | 11.025 | 128 | 1.4112 | 90.3168 | 1 | 1.411 | 64 | 32 | 2 | 8192 | 1024 | 8 | 11.2896 | 512 | 5644.8 | 16 | 32 | 0 | 4 | 1411.2 | | 11.025 | 192 | 2.1168 | 90.3168 | 3 | 0.706 | 128 | 32 | 4 | 8192 | 1024 | 8 | 11.2896 | 512 | 5644.8 | 16 | 32 | 0 | 4 | 1411.2 | | 11.025 | 256 | 2.8224 | 90.3168 | 1 | 2.822 | 32 | 32 | 1 | 8192 | 1024 | 8 | 11.2896 | 512 | 5644.8 | 16 | 32 | 0 | 4 | 1411.2 | | 11.025 | 384 | 4.2336 | 90.3168 | 3 | 1.411 | 64 | 32 | 2 | 8192 | 1024 | 8 | 11.2896 | 512 | 5644.8 | 16 | 32 | 0 | 4 | 1411.2 | | 11.025 | 512 | 5.6448 | 90.3168 | 3 | 1.882 | 48 | 48 | 1 | 8192 | 1024 | 8 | 11.2896 | 512 | 5644.8 | 16 | 32 | 0 | 4 | 1411.2 | | 11.025 | 768 | 8.4672 | 90.3168 | 3 | 2.822 | 32 | 32 | 1 | 8192 | 1024 | 8 | 11.2896 | 512 | 5644.8 | 16 | 32 | 0 | 4 | 1411.2 | | 11.025 | 1024 | 11.2896 | 90.3168 | 3 | 3.763 | 24 | 24 | 1 | 8192 | 1024 | 8 | 11.2896 | 512 | 5644.8 | 16 | 32 | 0 | 4 | 1411.2 | | 11.025 | 1152 | 12.7008 | 90.3168 | 9 | 1.411 | 64 | 32 | 2 | 8192 | 1024 | 8 | 11.2896 | 512 | 5644.8 | 16 | 32 | 0 | 4 | 1411.2 | | 11.025 | 1536 | 16.9344 | 90.3168 | 9 | 1.882 | 48 | 48 | 1 | 8192 | 1024 | 8 | 11.2896 | 512 | 5644.8 | 16 | 32 | 0 | 4 | 1411.2 | | 11.025 | 2048 | 22.5792 | 90.3168 | 9 | 2.509 | 36 | 36 | 1 | 8192 | 1024 | 8 | 11.2896 | 512 | 5644.8 | 16 | 32 | 0 | 4 | 1411.2 | | 11.025 | 3072 | 33.8688 | 90.3168 | 9 | 3.763 | 24 | 24 | 1 | 8192 | 1024 | 8 | 11.2896 | 512 | 5644.8 | 16 | 32 | 0 | 4 | 1411.2 | | 16 | 64 | 1.024 | 98.304 | 1 | 1.024 | 96 | 48 | 2 | 6144 | 1024 | 6 | 16.384 | 384 | 6144 | 16 | 24 | 0 | 4 | 1536 | | 16 | 128 | 2.048 | 98.304 | 1 | 2.048 | 48 | 48 | 1 | 6144 | 1024 | 6 | 16.384 | 384 | 6144 | 16 | 24 | 0 | 4 | 1536 | | 16 | 192 | 3.072 | 98.304 | 1 | 3.072 | 32 | 32 | 1 | 6144 | 1024 | 6 | 16.384 | 384 | 6144 | 16 | 24 | 0 | 4 | 1536 | | 16 | 256 | 4.096 | 98.304 | 1 | 4.096 | 24 | 24 | 1 | 6144 | 1024 | 6 | 16.384 | 384 | 6144 | 16 | 24 | 0 | 4 | 1536 | | 16 | 384 | 6.144 | 98.304 | 3 | 2.048 | 48 | 48 | 1 | 6144 | 1024 | 6 | 16.384 | 384 | 6144 | 16 | 24 | 0 | 4 | 1536 | | 16 | 512 | 8.192 | 98.304 | 3 | 2.731 | 36 | 36 | 1 | 6144 | 1024 | 6 | 16.384 | 384 | 6144 | 16 | 24 | 0 | 4 | 1536 | | 16 | 768 | 12.288 | 98.304 | 3 | 4.096 | 24 | 24 | 1 | 6144 | 1024 | 6 | 16.384 | 384 | 6144 | 16 | 24 | 0 | 4 | 1536 | | 16 | 1024 | 16.384 | 98.304 | 3 | 5.461 | 18 | 18 | 1 | 6144 | 1024 | 6 | 16.384 | 384 | 6144 | 16 | 24 | 0 | 4 | 1536 | | 16 | 1152 | 18.432 | 98.304 | 3 | 6.144 | 16 | 16 | 1 | 6144 | 1024 | 6 | 16.384 | 384 | 6144 | 16 | 24 | 0 | 4 | 1536 | | 16 | 1536 | 24.576 | 98.304 | 9 | 2.731 | 36 | 36 | 1 | 6144 | 1024 | 6 | 16.384 | 384 | 6144 | 16 | 24 | 0 | 4 | 1536 | | 16 | 2048 | 32.768 | 98.304 | 9 | 3.641 | 27 | 27 | 1 | 6144 | 1024 | 6 | 16.384 | 384 | 6144 | 16 | 24 | 0 | 4 | 1536 | | 16 | 3072 | 49.152 | 98.304 | 9 | 5.461 | 18 | 18 | 1 | 6144 | 1024 | 6 | 16.384 | 384 | 6144 | 16 | 24 | 0 | 4 | 1536 | Copyright © 2014, Texas Instruments Incorporated Product Folder Links: *TAS5754M* # Table 6. Recommended Clock Divider Settings for PLL as Master Clock (continued) | f <sub>S</sub><br>(kHz) | R <sub>MLCK</sub> | MCLK<br>(MHz) | PLL VCO<br>(MHz) | Р | PLL REF<br>(MHz) | M = K×R | K = J×D | R | PLL f <sub>s</sub> | DSP f <sub>s</sub> | NMAC | DSP CLK<br>(MHz) | MOD f <sub>s</sub> | MOD f<br>(kHz) | NDAC | DOSR | % ERROR | NCP | CP f<br>(kHz) | |-------------------------|-------------------|---------------|------------------|---|------------------|---------|---------|---|--------------------|--------------------|------|------------------|--------------------|----------------|------|------|---------|-----|---------------| | 22.05 | 64 | 1.4112 | 90.3168 | 1 | 1.411 | 64 | 32 | 2 | 4096 | 1024 | 4 | 22.5792 | 256 | 5644.8 | 16 | 16 | 0 | 4 | 1411.2 | | 22.05 | 128 | 2.8224 | 90.3168 | 1 | 2.822 | 32 | 32 | 1 | 4096 | 1024 | 4 | 22.5792 | 256 | 5644.8 | 16 | 16 | 0 | 4 | 1411.2 | | 22.05 | 192 | 4.2336 | 90.3168 | 3 | 1.411 | 64 | 32 | 2 | 4096 | 1024 | 4 | 22.5792 | 256 | 5644.8 | 16 | 16 | 0 | 4 | 1411.2 | | 22.05 | 256 | 5.6448 | 90.3168 | 1 | 5.645 | 16 | 16 | 1 | 4096 | 1024 | 4 | 22.5792 | 256 | 5644.8 | 16 | 16 | 0 | 4 | 1411.2 | | 22.05 | 384 | 8.4672 | 90.3168 | 3 | 2.822 | 32 | 32 | 1 | 4096 | 1024 | 4 | 22.5792 | 256 | 5644.8 | 16 | 16 | 0 | 4 | 1411.2 | | 22.05 | 512 | 11.2896 | 90.3168 | 3 | 3.763 | 24 | 24 | 1 | 4096 | 1024 | 4 | 22.5792 | 256 | 5644.8 | 16 | 16 | 0 | 4 | 1411.2 | | 22.05 | 768 | 16.9344 | 90.3168 | 3 | 5.645 | 16 | 16 | 1 | 4096 | 1024 | 4 | 22.5792 | 256 | 5644.8 | 16 | 16 | 0 | 4 | 1411.2 | | 22.05 | 1024 | 22.5792 | 90.3168 | 3 | 7.526 | 12 | 12 | 1 | 4096 | 1024 | 4 | 22.5792 | 256 | 5644.8 | 16 | 16 | 0 | 4 | 1411.2 | | 22.05 | 1152 | 25.4016 | 90.3168 | 9 | 2.822 | 32 | 32 | 1 | 4096 | 1024 | 4 | 22.5792 | 256 | 5644.8 | 16 | 16 | 0 | 4 | 1411.2 | | 22.05 | 1536 | 33.8688 | 90.3168 | 9 | 3.763 | 24 | 24 | 1 | 4096 | 1024 | 4 | 22.5792 | 256 | 5644.8 | 16 | 16 | 0 | 4 | 1411.2 | | 22.05 | 2048 | 45.1584 | 90.3168 | 9 | 5.018 | 18 | 18 | 1 | 4096 | 1024 | 4 | 22.5792 | 256 | 5644.8 | 16 | 16 | 0 | 4 | 1411.2 | | 32 | 32 | 1.024 | 98.304 | 1 | 1.024 | 96 | 48 | 2 | 3072 | 1024 | 3 | 32.768 | 192 | 6144 | 16 | 12 | 0 | 4 | 1536 | | 32 | 48 | 1.536 | 98.304 | 1 | 1.536 | 64 | 16 | 4 | 3072 | 1024 | 3 | 32.768 | 192 | 6144 | 16 | 12 | 0 | 4 | 1536 | | 32 | 64 | 2.048 | 98.304 | 1 | 2.048 | 48 | 24 | 2 | 3072 | 1024 | 3 | 32.768 | 192 | 6144 | 16 | 12 | 0 | 4 | 1536 | | 32 | 128 | 4.096 | 98.304 | 1 | 4.096 | 24 | 24 | 1 | 3072 | 1024 | 3 | 32.768 | 192 | 6144 | 16 | 12 | 0 | 4 | 1536 | | 32 | 192 | 6.144 | 98.304 | 3 | 2.048 | 48 | 48 | 1 | 3072 | 1024 | 3 | 32.768 | 192 | 6144 | 16 | 12 | 0 | 4 | 1536 | | 32 | 256 | 8.192 | 98.304 | 2 | 4.096 | 24 | 24 | 1 | 3072 | 1024 | 3 | 32.768 | 192 | 6144 | 16 | 12 | 0 | 4 | 1536 | | 32 | 384 | 12.288 | 98.304 | 3 | 4.096 | 24 | 24 | 1 | 3072 | 1024 | 3 | 32.768 | 192 | 6144 | 16 | 12 | 0 | 4 | 1536 | | 32 | 512 | 16.384 | 98.304 | 3 | 5.461 | 18 | 18 | 1 | 3072 | 1024 | 3 | 32.768 | 192 | 6144 | 16 | 12 | 0 | 4 | 1536 | | 32 | 768 | 24.576 | 98.304 | 3 | 8.192 | 12 | 12 | 1 | 3072 | 1024 | 3 | 32.768 | 192 | 6144 | 16 | 12 | 0 | 4 | 1536 | | 32 | 1024 | 32.768 | 98.304 | 3 | 10.923 | 9 | 9 | 1 | 3072 | 1024 | 3 | 32.768 | 192 | 6144 | 16 | 12 | 0 | 4 | 1536 | | 32 | 1152 | 36.864 | 98.304 | 9 | 4.096 | 24 | 24 | 1 | 3072 | 1024 | 3 | 32.768 | 192 | 6144 | 16 | 12 | 0 | 4 | 1536 | | 32 | 1536 | 49.152 | 98.304 | 6 | 8.192 | 12 | 12 | 1 | 3072 | 1024 | 3 | 32.768 | 192 | 6144 | 16 | 12 | 0 | 4 | 1536 | | 44.1 | 32 | 1.4112 | 90.3168 | 1 | 1.411 | 64 | 32 | 2 | 2048 | 1024 | 2 | 45.1584 | 128 | 5644.8 | 16 | 8 | 0 | 4 | 1411.2 | | 44.1 | 64 | 2.8224 | 90.3168 | 1 | 2.822 | 32 | 16 | 2 | 2048 | 1024 | 2 | 45.1584 | 128 | 5644.8 | 16 | 8 | 0 | 4 | 1411.2 | | 44.1 | 128 | 5.6448 | 90.3168 | 1 | 5.645 | 16 | 16 | 1 | 2048 | 1024 | 2 | 45.1584 | 128 | 5644.8 | 16 | 8 | 0 | 4 | 1411.2 | | 44.1 | 192 | 8.4672 | 90.3168 | 3 | 2.822 | 32 | 32 | 1 | 2048 | 1024 | 2 | 45.1584 | 128 | 5644.8 | 16 | 8 | 0 | 4 | 1411.2 | | 44.1 | 256 | 11.2896 | 90.3168 | 2 | 5.645 | 16 | 16 | 1 | 2048 | 1024 | 2 | 45.1584 | 128 | 5644.8 | 16 | 8 | 0 | 4 | 1411.2 | | 44.1 | 384 | 16.9344 | 90.3168 | 3 | 5.645 | 16 | 16 | 1 | 2048 | 1024 | 2 | 45.1584 | 128 | 5644.8 | 16 | 8 | 0 | 4 | 1411.2 | | 44.1 | 512 | 22.5792 | 90.3168 | 3 | 7.526 | 12 | 12 | 1 | 2048 | 1024 | 2 | 45.1584 | 128 | 5644.8 | 16 | 8 | 0 | 4 | 1411.2 | | 44.1 | 768 | 33.8688 | 90.3168 | 3 | 11.29 | 8 | 8 | 1 | 2048 | 1024 | 2 | 45.1584 | 128 | 5644.8 | 16 | 8 | 0 | 4 | 1411.2 | | 44.1 | 1024 | 45.1584 | 90.3168 | 3 | 15.053 | 6 | 6 | 1 | 2048 | 1024 | 2 | 45.1584 | 128 | 5644.8 | 16 | 8 | 0 | 4 | 1411.2 | Copyright © 2014, Texas Instruments Incorporated # Table 6. Recommended Clock Divider Settings for PLL as Master Clock (continued) | f <sub>S</sub><br>(kHz) | R <sub>MLCK</sub> | MCLK<br>(MHz) | PLL VCO<br>(MHz) | Р | PLL REF<br>(MHz) | M = K×R | K = J×D | R | PLL f <sub>s</sub> | DSP f <sub>S</sub> | NMAC | DSP CLK<br>(MHz) | MOD f <sub>s</sub> | MOD f<br>(kHz) | NDAC | DOSR | % ERROR | NCP | CP f<br>(kHz) | |-------------------------|-------------------|---------------|------------------|---|------------------|---------|---------|---|--------------------|--------------------|------|------------------|--------------------|----------------|------|------|---------|-----|---------------| | 48 | 32 | 1.536 | 98.304 | 1 | 1.536 | 64 | 32 | 2 | 2048 | 1024 | 2 | 49.152 | 128 | 6144 | 16 | 8 | 0 | 4 | 1536 | | 48 | 64 | 3.072 | 98.304 | 1 | 3.072 | 32 | 16 | 2 | 2048 | 1024 | 2 | 49.152 | 128 | 6144 | 16 | 8 | 0 | 4 | 1536 | | 48 | 128 | 6.144 | 98.304 | 1 | 6.144 | 16 | 16 | 1 | 2048 | 1024 | 2 | 49.152 | 128 | 6144 | 16 | 8 | 0 | 4 | 1536 | | 48 | 192 | 9.216 | 98.304 | 3 | 3.072 | 32 | 32 | 1 | 2048 | 1024 | 2 | 49.152 | 128 | 6144 | 16 | 8 | 0 | 4 | 1536 | | 48 | 256 | 12.288 | 98.304 | 2 | 6.144 | 16 | 16 | 1 | 2048 | 1024 | 2 | 49.152 | 128 | 6144 | 16 | 8 | 0 | 4 | 1536 | | 48 | 384 | 18.432 | 98.304 | 3 | 6.144 | 16 | 16 | 1 | 2048 | 1024 | 2 | 49.152 | 128 | 6144 | 16 | 8 | 0 | 4 | 1536 | | 48 | 512 | 24.576 | 98.304 | 3 | 8.192 | 12 | 12 | 1 | 2048 | 1024 | 2 | 49.152 | 128 | 6144 | 16 | 8 | 0 | 4 | 1536 | | 48 | 768 | 36.864 | 98.304 | 3 | 12.288 | 8 | 8 | 1 | 2048 | 1024 | 2 | 49.152 | 128 | 6144 | 16 | 8 | 0 | 4 | 1536 | | 48 | 1024 | 49.152 | 98.304 | 3 | 16.384 | 6 | 6 | 1 | 2048 | 1024 | 2 | 49.152 | 128 | 6144 | 16 | 8 | 0 | 4 | 1536 | | 96 | 32 | 3.072 | 98.304 | 1 | 3.072 | 32 | 16 | 2 | 1024 | 512 | 2 | 49.152 | 64 | 6144 | 16 | 4 | 0 | 4 | 1536 | | 96 | 48 | 4.608 | 98.304 | 3 | 1.536 | 64 | 32 | 2 | 1024 | 512 | 2 | 49.152 | 64 | 6144 | 16 | 4 | 0 | 4 | 1536 | | 96 | 64 | 6.144 | 98.304 | 1 | 6.144 | 16 | 8 | 2 | 1024 | 512 | 2 | 49.152 | 64 | 6144 | 16 | 4 | 0 | 4 | 1536 | | 96 | 128 | 12.288 | 98.304 | 2 | 6.144 | 16 | 16 | 1 | 1024 | 512 | 2 | 49.152 | 64 | 6144 | 16 | 4 | 0 | 4 | 1536 | | 96 | 192 | 18.432 | 98.304 | 3 | 6.144 | 16 | 16 | 1 | 1024 | 512 | 2 | 49.152 | 64 | 6144 | 16 | 4 | 0 | 4 | 1536 | | 96 | 256 | 24.576 | 98.304 | 4 | 6.144 | 16 | 16 | 1 | 1024 | 512 | 2 | 49.152 | 64 | 6144 | 16 | 4 | 0 | 4 | 1536 | | 96 | 384 | 36.864 | 98.304 | 6 | 6.144 | 16 | 16 | 1 | 1024 | 512 | 2 | 49.152 | 64 | 6144 | 16 | 4 | 0 | 4 | 1536 | | 96 | 512 | 49.152 | 98.304 | 8 | 6.144 | 16 | 16 | 1 | 1024 | 512 | 2 | 49.152 | 64 | 6144 | 16 | 4 | 0 | 4 | 1536 | | 192 | 32 | 6.144 | 98.304 | 1 | 6.144 | 16 | 8 | 2 | 512 | 256 | 2 | 49.152 | 32 | 6144 | 16 | 2 | 0 | 4 | 1536 | | 192 | 48 | 9.216 | 98.304 | 3 | 3.072 | 32 | 16 | 2 | 512 | 256 | 2 | 49.152 | 32 | 6144 | 16 | 2 | 0 | 4 | 1536 | | 192 | 64 | 12.288 | 98.304 | 1 | 12.288 | 8 | 4 | 2 | 512 | 256 | 2 | 49.152 | 32 | 6144 | 16 | 2 | 0 | 4 | 1536 | | 192 | 128 | 24.576 | 98.304 | 2 | 12.288 | 8 | 8 | 1 | 512 | 256 | 2 | 49.152 | 32 | 6144 | 16 | 2 | 0 | 4 | 1536 | | 192 | 192 | 36.864 | 98.304 | 3 | 12.288 | 8 | 8 | 1 | 512 | 256 | 2 | 49.152 | 32 | 6144 | 16 | 2 | 0 | 4 | 1536 | | 192 | 256 | 49.152 | 98.304 | 4 | 12.288 | 8 | 8 | 1 | 512 | 256 | 2 | 49.152 | 32 | 6144 | 16 | 2 | 0 | 4 | 1536 | Copyright © 2014, Texas Instruments Incorporated Product Folder Links: *TAS5754M* www.ti.com SLAS987 – JUNE 2014 #### 8.3.3.5 Serial Audio Port – Data Formats and Bit Depths The serial audio interface port is a 3-wire serial port with the signals LRCK/FS (pin 25), SCLK (pin 23), and SDIN (pin 24). SCLK is the serial audio bit clock, used to clock the serial data present on SDIN into the serial shift register of the audio interface. Serial data is clocked into the TAS5754M device on the rising edge of SCLK. The LRCK/FS pin is the serial audio left/right word clock or frame sync when the device is operated in TDM Mode. Table 7. TAS5754M device Audio Data Formats, Bit Depths and Clock Rates | FORMAT | DATA BITS | MAXIMUM LRCK/FS<br>FREQUENCY (kHz) | MCLK RATE (f <sub>S</sub> ) | SCLK RATE (f <sub>S</sub> ) | |------------------------|----------------|------------------------------------|-----------------------------|-----------------------------| | I <sup>2</sup> S/LJ/RJ | 32, 24, 20, 16 | Up to 192 | 128 to 3072 (≤ 50 MHz) | 64, 48, 32 | | | | Up to 48 | 128 to 3072 | 125, 256 | | TDM/DSP | 32, 24, 20, 16 | 96 | 128 to 512 | 125, 256 | | | | 192 | 128, 192, 256 | 128 | The TAS5754M device requires the synchronization of LRCK/FS and system clock, but does not need a specific phase relation between LRCK/FS and system clock. If the relationship between LRCK/FS and system clock changes more than ±5 MCLK, internal operation is initialized within one sample period and analog outputs are forced to the bipolar zero level until resynchronization between LRCK/FS and system clock is completed. If the relationship between LRCK/FS and SCLK are invalid more than 4 LRCK/FS periods, internal operation is initialized within one sample period and analog outputs are forced to the bipolar zero level until resynchronization between LRCK/FS and SCLK is completed. #### 8.3.3.5.1 Data Formats and Master/Slave Modes of Operation The TAS5754M device supports industry-standard audio data formats, including standard I<sup>2</sup>S and left-justified. Data formats are selected via Register (P0-R40). All formats require binary two's complement, MSB-first audio data; up to 32-bit audio data is accepted. The data formats are detailed in Figure 66 through Figure 71. The TAS5754M device also supports right-justified and TDM/DSP data. I<sup>2</sup>S, LJ, RJ, and TDM/DSP are selected using Register (P0-R40). All formats require binary 2s complement, MSB-first audio data. Up to 32 bits are accepted. Default setting is I<sup>2</sup>S and 24 bit word length. The I<sup>2</sup>S slave timing is shown in . shows a detailed timing diagram for the serial audio interface. In addition to acting as a I<sup>2</sup>S slave, the TAS5754M device can act as an I<sup>2</sup>S master, by generating SCLK and LRCK/FS as outputs from the MCLK input. Table 8 lists the registers used to place the device into Master or Slave mode. Please refer to the *Serial Audio Port Timing – Master Mode* section for serial audio Interface timing requirements in Master Mode. For Slave Mode timing, please refer to to the *Serial Audio Port Timing – Slave Mode* section. Table 8. I<sup>2</sup>S Master Mode Registers | REGISTER | FUNCTION | | | | | |----------------------|-------------------------------------|--|--|--|--| | P0-R9-B0, B4, and B5 | I <sup>2</sup> S Master mode select | | | | | | P0-R32-B[6:0] | COLV divides and LDOV/EQ divides | | | | | | P0-R33-B[7:0] | SCLK divider and LRCK/FS divider | | | | | SLAS987 – JUNE 2014 www.ti.com Figure 66. Left Justified Audio Data Format Figure 67. I<sup>2</sup>S Audio Data Format Figure 68. Right Justified Audio Data Format Figure 69. TDM/DSP 1 Audio Data Format SLAS987 - JUNE 2014 www.ti.com #### **NOTE** In TDM Modes, Duty Cycle of LRCK/FS should be 1x SCLK at minimum. Rising edge is considered frame start. Figure 70. TDM/DSP 2 Audio Data Format Submit Documentation Feedback Product Folder Links: TAS5754M Figure 71. TDM/DSP 3 Audio Data Format ### 8.3.3.6 Input Signal Sensing (Power-Save Mode) The TAS5754M device has a zero-detect function. This function can be applied to both channels of data as an AND function or an OR function, via controls provided in the control port in P0-R65-BI2:11. Continuous Zero data cycles are counted by LRCK/FS, and the threshold of decision for analog mute can be set by P0-R59, B[6:4] for the data which is clocked in on the left frame of an I<sup>2</sup>S signal or Slot 1 of a TDM signal and P0-R59, B[2:0] for the data which is clocked in on the right frame of an I<sup>2</sup>S signal or Slot 2 of a TDM signal as shown in Table 10. Default values are 0 for both channels. **ATMUTECTL VALUE FUNCTION** Zero data triggers for the two channels for zero detection are 0 OR'ed together. Bit: 2 Zero data triggers for the two channels for zero detection are 1 (Default) AND'ed together. Zero detection and analog mute are disabled for the data 0 clocked in on the right frame of an I2S signal or Slot 2 of a TDM signal. Bit: 1 Zero detection analog mute are enabled for the data clocked in 1 (Default) on the right frame of an I<sup>2</sup>S signal or Slot 2 of a TDM signal. Zero detection analog mute are disabled for the data clocked in on the left frame of an I<sup>2</sup>S signal or Slot 1 of a TDM signal. Bit: 0 Zero detection analog mute are enabled for the data clocked in 1 (Default) on the left frame of an I<sup>2</sup>S signal or Slot 1 of a TDM signal. **Table 9. Zero Detection Mode** SLAS987 – JUNE 2014 www.ti.com | Table | 10. Ze | ro Data | Detection | Time | |-------|--------|---------|-----------|------| |-------|--------|---------|-----------|------| | ATMUTETIML OR ATMA | NUMBER OF<br>LRCK/FS CYCLES | TIME @ 48kHz | | | |--------------------|-----------------------------|--------------|--|--| | 0 0 0 | 1024 | 21 ms | | | | 0 0 1 | 5120 | 106 ms | | | | 0 1 0 | 10240 | 213 ms | | | | 0 1 1 | 25600 | 533 ms | | | | 100 | 51200 | 1.066 sec | | | | 1 0 1 | 102400 | 2.133 sec | | | | 110 | 256000 | 5.333 sec | | | | 111 | 512000 | 10.66 sec | | | #### 8.3.3.7 Serial Data Output If it is supported by the HybridFlow in use, the TAS5754M device can present serial data on one of the three available hardware pins, GPIO0, GPIO1, or GPIO2. In a HybridFlow which supports serial data out, the serial data out origin can always be configured to come before the mini-DSP, by clearing the SDSL bit in P0-R7. This feature is used as a *loop-back* to check the integrity of the data transmission from the source to the TAS5754M device. In addition to the default loop-back mode, HybridFlows allows the SDOUT signal to originate from either a point after the processing or from some intermediary point within the HybridFlow. This option is accomplished by setting the SDSL bit in P0-R7. Figure 72 shows how to configure the origin of the serial data output signal. Figure 72. Serial Data Output Signal Choosing the origin to be after all processing has been applied to the signal (i.e. before it is sent to the amplifier) is popular for sending a monitor signal back to a voice processing or echo-cancelling device elsewhere in the system. Other origins may configure the signal to originate after a subwoofer generation block, which sums in the inputs and applies a low-pass filter to create a mono, low-frequency signal. Please refer to the target HybridFlows for details regarding the options for the serial data output. ### 8.3.4 miniDSP Audio Processing Engine The TAS5754M device integrates a highly efficient processing engine called a miniDSP. The miniDSP in the TAS5754M device uses a Hybrid architecture in which some processing blocks are built in ROM and other processing blocks are created in RAM via the PurePath™ Control Console GUI. This approach allows the flexibility of a fully-programmable device to be combined with the ease of use and rapid download time of a hard-coded ROM device. #### 8.3.4.1 HybridFlow Architecture The Hybrid RAM and ROM Architecture allows the device to be highly flexible, but also easy to use. Unlike a device where all digital processing blocks are hard-coded in ROM, the hybrid RAM and ROM architecture allows a variety of processing blocks to be used in various combinations with various connectivity. These combinations of processing blocks are called *HybridFlows*. www.ti.com SLAS987 – JUNE 2014 HybridFlows are generated by combining a collection of processing blocks together in a targeted manner so that the device is well suited for a particular application or use case. Some HybridFlows are targeted for stereo applications, while others are targeted for mono, 1.1 (Bi-Amped), or 2.1 configurations. It is important to note that the amount of processing which can be combined together into a given process flow is highly dependent on the sample rate of the audio signal which is being processed. For instance, an audio signal at 48 kHz can have much more processing applied than the same signal presented to the TAS5754M device at 192 kHz sample rate. For this reason, a HybridFlow which supports only up to 48 kHz sample rate cannot be used with a 192 kHz input signal. #### 8.3.4.2 Volume Control #### 8.3.4.2.1 Digital Volume Control A basic digital volume control with range between 24 dB and 103 dB and mute is available on each channels by P0-R61-B[7:0] for SPK\_OUTB± and P0-R62-B[7:0] for SPK\_OUTA±. These volume controls all have 0.5 dB step programmability over most gain and attenuation ranges. Table 11 lists the detailed gain versus programmed setting for this basic volume control. Volume can be changed for both SPK\_OUTB± and SPK\_OUTA± at the same time or independently by P0-R61-B[1:0] . When B[1:0] set 00 (default), independent control is selected. When B[1:0] set 01, SPK\_OUTA± accords with SPK\_OUTB± volume. When B[1:0] set 10, SPK\_OUTA± volume controls the volume for both channels. To set B[1:0] to 11 is prohibited. SLAS987 – JUNE 2014 www.ti.com **Table 11. Digital Volume Control Settings** | GAIN<br>SETTING | BINARY DATA | GAIN<br>(dB) | COMMENTS | |-----------------|-------------|--------------|--------------------------| | 0 | 0000-0000 | 24.0 | Positive maximum | | 1 | 0000-0001 | 23.5 | | | | | | | | | | | | | • | • | • | | | 46 | 0010-1110 | 1.0 | | | 47 | 0010-1111 | 0.5 | | | 48 | 0011-0000 | 0.0 | No attenuation (default) | | 49 | 0011-0001 | -0.5 | | | 50 | 0011-0010 | -1.0 | | | 51 | 0011-0011 | -1.5 | | | | | | | | | • | | | | • | • | | | | 253 | 1111-1101 | -102.5 | | | 254 | 1111-1110 | -103 | Negative maximum | | 255 | 1111-1111 | -∞ | Negative infinite (Mute) | Ramp-up frequency and ramp-down frequency can be controlled by P0-R63, B[7:6] and B[3:2] as shown in Table 12. Also ramp-up step and ramp-down step can be controlled by P0-R63, B[5:4] and B[1:0] as shown in Table 13. Table 12. Ramp Up or Down Frequency | RAMP UP<br>SPEED | EVERY N f <sub>S</sub> | COMMENTS | RAMP DOWN<br>FREQUENCY | EVERY N f <sub>S</sub> | COMMENTS | |------------------|------------------------|----------|------------------------|------------------------|----------| | 00 | 1 | Default | 00 | 1 | Default | | 01 | 2 | | 01 | 2 | | | 10 | 4 | | 10 | 4 | | | 11 | Direct change | | 11 | Direct change | | Table 13. Ramp Up or Down Step | RAMP UP<br>STEP | STEP dB | COMMENTS | RAMP DOWN<br>STEP | STEP dB | COMMENTS | |-----------------|---------|----------|-------------------|---------|----------| | 00 | 4.0 | | 00 | -4.0 | | | 01 | 2.0 | | 01 | -2.0 | | | 10 | 1.0 | Default | 10 | -1.0 | Default | | 11 | 0.5 | | 11 | -0.5 | | ### 8.3.4.2.1.1 Emergency Volume Ramp Down Emergency ramp down of the volume by is provided for situations such as $I^2S$ clock error and power supply failure. Ramp-down speed is controlled by P0-R64-B[7:6]. Ramp-down step can be controlled by P0-R64-B[5:4]. Default is ramp-down by every $f_S$ cycle with –4dB step. # 8.3.5 Adjustable Amplifier Gain and Switching Frequency Selection The voltage divider between the GVDD\_REG pin a the SPK\_GAIN/FREQ pin is used to set the gain and switching frequency of the amplifier. The voltage presented on the SPK\_GAIN/FREQ pin is digitized and then decoded into a 3 bit word which is interpreted inside the TAS5754M device to correspond to a given gain and switching frequency. www.ti.com SLAS987 – JUNE 2014 Because the amplifier adds gain to both the signal and the noise present in the audio signal, the lowest gain setting that can meet voltage-limited output power targets should be used. This ensures that the power target can be reached while minimizing the idle channel noise of the system. The switching frequency selection affects three important operating characteristics of the device. These are the power dissipation in the device, the power dissipation in the inductor, and the target output filter for the application. Higher switching frequencies typically result in slightly higher power dissipation in the TAS5754M device and lower dissipation in the inductor in the system, due to decreased ripple current through the inductor and increased charging and discharging current in device and parasitic capacitances. Switching at the higher of the two available switching frequencies will result in lower overall dissipation in the system and lower operating temperature of the inductors. However, the thermally limited power output of the device may be decreased in this situation, because some of the TAS5754M device thermal headroom will be absorbed by the higher switching frequency. Conversely inductor heating can be reduced by using the higher switching frequency in order to reduce the ripple current. Another advantage of increasing the switching frequency is that the higher frequency carrier signal can be filtered by an L-C filter with a higher corner frequency, leading to physically smaller components. Use the highest switching frequency that continues to meet the thermally limited power targets for the application. If thermal constraints require heat reduction in the TAS5754M device, use a lower switching rate. The switching frequency of the speaker amplifier is dependent on an internal synchronizing signal, (f<sub>SYNC</sub>), which is synchronous with the sample rate. The rate of the synchronizing signal is also dependent on the sample rate. Refer to Table 14 below for details regarding how the sample rates correlate to the synchronizing signal. SAMPLE RATE [kHz] 8 16 32 48 96 192 11.025 22.05 44.1 88.2 Table 14. Sample Rates vs Synchronization Signal Table 15 summarizes the de-code of the voltage presented to the SPK\_GAIN/FREQ pin. | Table 1 | 5. A | Mplifier | Switch | ning | Mode | vs. | |---------|------------|----------|--------------|-------|------|-----| | | <b>SPK</b> | _GAIN/F | <b>REQ V</b> | oltag | qe | | | V <sub>SPK_GAII</sub> | N/FREQ (V) | | AMPLIFIER | |-----------------------|------------|-----------|-----------------------------| | MIN | MAX | GAIN MODE | SWITCHING<br>FREQUENCY MODE | | 6.61 | 7 | Reserved | Reserved | | 5.44 | 6.6 | | 8 × f <sub>SYNC</sub> | | 4.67 | 5.43 | 26dBV | 6 × f <sub>SYNC</sub> | | 3.89 | 4.66 | | 4 × f <sub>SYNC</sub> | | 3.11 | 3.88 | | 2 × f <sub>SYNC</sub> | | 2.33 | 3.1 | | 8 × f <sub>SYNC</sub> | | 1.56 | 2.32 | 20dBV | 6 × f <sub>SYNC</sub> | | 0.78 | 1.55 | ZUUBV | 4 × f <sub>SYNC</sub> | | 0 | 0.77 | | 2 × f <sub>SYNC</sub> | # TEXAS INSTRUMENTS #### 8.3.6 Error Handling and Protection Suite #### 8.3.6.1 Device Over-Temperature Protection The TAS5754M device continuously monitors die temperature to ensure it does to exceed the OTE<sub>THRES</sub> level specified in the Recommended Operating Conditions table. If an OTE event occurs, the SPK\_FAULT line is pulled low and out the SPK\_OUTxx outputs transition to high impedance, signifying a fault. This latched error requires the SPK\_MUTE line to toggle in order to reset the error. Alternatively, pulling the MCLK, SCLK, or LRCK/FS pin low causes a clock error, which also resets the device. Normal operation resumes by re-starting the stopped clock. #### 8.3.6.2 SPK OUTxx Over-Current Protection The TAS5754M device continuously monitors the output current of each amplifier output to ensure it does to exceed the OCE<sub>THRES</sub> level specified in the Recommended Operating Conditions table. If an OCE event occurs, the SPK\_FAULT line is pulled low and the SPK\_OUTxx outputs transition to high impedance, signifying a fault. This latched error requires the SPK\_MUTE line to toggle in order to reset the error. Alternatively, pulling the MCLK, SCLK, or LRCK/FS pin low causes a clock error, which also resets the device. Normal operation resumes by re-starting the stopped clock. #### 8.3.6.3 DC Offset Protection If the TAS5754M device measures a DC offset in the output voltage, the SPK\_FAULT line is pulled low and the SPK\_OUTxx outputs transition to high impedance, signifying a fault. This latched error require the SPK\_MUTE line to toggle in order to reset the error. Alternatively, pulling the MCLK, SCLK, or LRCK low causes a clock error, which also resets the device. Normal operation resumes by re-starting the stopped clock. # 8.3.6.4 Internal V<sub>AVDD</sub> Undervoltage-Error Protection The TAS5754M device internally monitors the AVDD net to protect against the AVDD supply dropping unexpectedly. To enable this feature, P1-R5-B0 is used. # 8.3.6.5 Internal V<sub>PVDD</sub> Undervoltage-Error Protection If the voltage presented on the PVDD supply drops below the UVE<sub>THRES(PVDD)</sub> value listed in the Recommended Operating Conditions table, the SPK\_OUTxx outputs transition to high impedance. This is a self-clearing error, which means that once the PVDD level drops below the level listed in the Recommended Operating Conditions table, the device resumes normal operation. ### 8.3.6.6 Internal V<sub>PVDD</sub> Overvoltage-Error Protection If the voltage presented on the PVDD supply exceeds the OVE<sub>THRES(PVDD)</sub> value listed in the Recommended Operating Conditions table, the SPK\_OUTxx outputs will transition to high impedance. This is a self-clearing error, which means that once the PVDD level drops below the level listed in the Recommended Operating Conditions table, the device will resume normal operation. It is important to note that this voltage only protects up to the level described in the Recommended Operating Conditions table for the PVDD voltage. Exceeding this absolute maximum rating causes damage and possible device failure, because the levels exceed that which can be protected against by the OVE protection circuit. #### 8.3.6.7 External Undervoltage-Error Protection The SPK\_MUTE pin can also be used to monitor a system voltage, such as a LCD TV backlight, a battery pack in portable device, by using a voltage divider created with two resistors. (See Figure 73) - If the SPK\_MUTE pin makes a transition from "1" to "0" over 6 ms or more, the device switches into external under-voltage protection mode. This mode uses two trigger levels. - When the SPK\_MUTE pin level reaches 2 V, soft mute process begins. - When the SPK\_MUTE pin level reaches 1.2 V, analog output mute engages, regardless of digital audio level, and analog output shutdown begins. A timing diagram to show this is shown in Figure 74. www.ti.com SLAS987 - JUNE 2014 #### NOTE The SPK\_MUTE input pin voltage range is provided in the Recommended Operating Conditions table. The ratio of external resistors must produce a voltage within this input range. Any increase in power supply (such as power supply positive noise or ripple) can pull the SPK MUTE pin higher than that the level specified in the Recommended Operating Conditions table, potentially causing damage to or failure of the device. Therefore, it is imperative that any monitored voltage (including all ripple, power supply variation, resistor divider variation, transient spikes, etc.) is scaled by the resistor divider network to never drive the voltage on the SPK MUTE pin higher than the maximum level specified in the Recommended Operating Conditions table. When the divider is set correctly, any DC voltage can be monitored. shows a 12-V example of how the SPK MUTE is used for external undervoltage error protection. Figure 73. SPK\_MUTE Used in External Undervoltage Error Protection Figure 74. SPK\_MUTE Timing for External Undervoltage Error Protection #### Internal Clock Error Notification (CLKE) #### 8.3.7 GPIO Port and Hardware Control Pins The TAS5754M device includes a versatile GPIO port, allowing signals to be passed from the system to the device or sent out of the device to the system. There are three GPIO pins available for use. These pins can be used for advanced clocking features, to pass internal signals to the system or accept signals from the system for use inside the device by a HybridFlow, or simply to monitor the status of an external signal via I<sup>2</sup>C. The GPIO port requires some configuration in the control port. This configuration is detailed in Figure 75. SLAS987 – JUNE 2014 www.ti.com Figure 75. GPIO Port In addition to the dynamic controls which can be implemented with the GPIO port, each HybridFlow uses the GPIO port as required. In some HybridFlows, a GPIO is used to present an internal serial audio data signal to a system controller. In others, the status of a GPIO pin is monitored and the status of that pin is used to adjust the audio processing applied to the signal. Refer to each HybridFlow for specifics regarding how the GPIO port is used. GPIOs which have been allocated to a function in a HybridFlow can be reassigned using the same controls as those listed in Figure 75. However, they no longer serve the purpose intended by the design of the HybridFlow. #### 8.3.8 I<sup>2</sup>C Communication Port The TAS5754M device supports the I<sup>2</sup>C serial bus and the data transmission protocol for standard and fast mode as a slave device. #### 8.3.8.1 Slave Address Table 16. I<sup>2</sup>C Slave Address | MSB | | | | | | | LSB | |-----|---|---|---|---|------|------|------| | 1 | 0 | 0 | 1 | 1 | ADR2 | ADR1 | R/ W | The TAS5754M device has 7 bits for its own slave address. The first five bits (MSBs) of the slave address are factory preset to 10011 (0x9x). The next two bits of the address byte are the device select bits which can be user-defined by the ADR1 and ADR0 terminals. A maximum of four devices can be connected on the same bus at one time. This gives a range of 0x98, 0x9A, 0x9C and 0x9E, as detailed below. Each TAS5754M device responds when it receives its own slave address. Table 17. I<sup>2</sup>C Address Configuration via ADR0 and ADR1 Pins | ADR1 | ADR0 | I²C SLAVE ADDRESS [R/₩] | | | | | | |------|------|-------------------------|--|--|--|--|--| | 0 | 0 | 0x99/0x98 | | | | | | | 0 | 1 | 0x9B/0x9A | | | | | | | 1 | 0 | 0x9D/0x9C | | | | | | | 1 | 1 | 0x9F/0x9E | | | | | | SLAS987 - JUNE 2014 #### 8.3.8.2 Register Address Auto-Increment Mode Figure 76. Auto Increment Mode Auto-increment mode allows multiple sequential register locations to be written to or read back in a single operation, and is especially useful for block write and read operations. #### 8.3.8.3 Packet Protocol A master device must control packet protocol, which consists of start condition, slave address, read/write bit, data if write or acknowledge if read, and stop condition. The TAS5754M device supports only slave receivers and slave transmitters. Figure 77. Packet Protocol ### Table 18. Write Operation - Basic I<sup>2</sup>C Framework | Γ | Transmitter | A 4 | 1.4 | 1.4 | C | 1.1 | C | Λ.4 | C | C | A 4 | |---|-------------|-----|---------------|-----|-----|------|-----|------|-----|-----|-----| | | Transmitter | IVI | IVI | IVI | 3 | IVI | 3 | IVI | 3 | 3 | IVI | | | Data Type | St | slave address | R/ | ACK | DATA | ACK | DATA | ACK | ACK | Sp | #### Table 19. Read Operation - Basic I<sup>2</sup>C Framework | Transmitter | М | М | М | S | S | М | S | М | М | М | |-------------|----|---------------|----|-----|------|-----|------|-----|------|----| | Data Type | St | slave address | R/ | ACK | DATA | ACK | DATA | ACK | NACK | Sp | M = Master Device; S = Slave Device; St = Start Condition Sp = Stop Condition #### 8.3.8.4 Write Register A master can write to any TAS5754M device registers using single or multiple accesses. The master sends a TAS5754M device slave address with a write bit, a register address with auto-increment bit, and the data. If autoincrement is enabled, the address is that of the starting register, followed by the data to be transferred. When the data is received properly, the index register is incremented by 1 automatically. When the index register reaches 0x7F, the next value is 0x0. Table 20 shows the write operation. **Table 20. Write Operation** SLAS987 – JUNE 2014 www.ti.com TEXAS INSTRUMENTS M = Master Device; S = Slave Device; St = Start Condition Sp = Stop Condition; W = Write; ACK = Acknowledge ### 8.3.8.5 Read Register A master can read the TAS5754M device register. The value of the register address is stored in an indirect index register in advance. The master sends a TAS5754M device slave address with a read bit after storing the register address. Then the TAS5754M device transfers the data which the index register points to. When auto-increment is enabled, the index register is incremented by 1 automatically. When the index register reaches 0x7F, the next value is 0x0. Table 21 shows the read operation. #### **Table 21. Read Operation** | Transmitter | М | М | М | S | I | И | S | М | М | М | S | S | М | М | М | |-------------|----|---------------|---|-----|-----|-------------|-----|----|---------------|---|-----|------|-----|------|----| | Data Type | St | slave<br>addr | W | ACK | inc | reg<br>addr | ACK | Sr | slave<br>addr | R | ACK | data | ACK | NACK | Sp | M = Master Device; S = Slave Device; St = Start Condition; Sr = Repeated start condition; Sp = Stop Condition; W = Write; R = Read; NACK = Not acknowledge #### 8.3.9 Device Functional Modes Because the TAS5754M device is a highly configurable device, numerous modes of operation can exist for the device. For the sake of succinct documentation, these modes are divided into two modes: - Fundamental operating modes - Secondary usage modes Fundamental operating modes are the primary modes of operation that affect the major operational characteristics of the device. These are the most basic configurations that are chosen to ensure compatibility with the intended application or the other components that interact with the device in the final system. Some examples of these are the communication protocol used by the control port, the output configuration of the amplifier, or the Master/Slave clocking configuration. The fundamental operating modes are described starting in the Serial Audio Port Operating Modes section. Secondary usage modes are best described as modes of operation that are used after the fundamental operating modes are chosen to fine tune how the device operates within a given system. These secondary usage modes may include selecting between left justified and right justified Serial Audio Port data formats, or enabling some slight gain/attenuation within the DAC path. Secondary usage modes are accomplished through manipulation of the registers and controls in the I<sup>2</sup>C control port. Those modes of operation are described in their respective register/bit descriptions and, to avoid redundancy, are not included in this section. #### 8.3.9.1 Serial Audio Port Operating Modes The serial audio port in the TAS5754M device supports industry-standard audio data formats, including I<sup>2</sup>S, Time Division Multiplexing (TDM), Left-Justified (LJ), and Right-Justified (RJ) formats. To select the data format that will be used with the device, controls are provided on P0-R40. The timing diagrams for the serial audio port are shown in the *Serial Audio Port Timing – Slave Mode* section, and the data formats are shown in the *Serial Audio Port – Data Formats and Bit Depths* section. ### 8.3.9.2 Communication Port Operating Modes The TAS5754M device is configured via an $I^2C$ communication port. The device does not support a hardware only mode of operation, nor Serial Peripheral Interface (SPI) communication. The $I^2C$ Communication Protocol is detailed in the $I^2C$ Communication Port section. The $I^2C$ timing requirements are described in the $I^2C$ Bus Timing – Fast sections. #### 8.3.9.3 Audio Processing Modes via HybridFlow Audio Processing The TAS5754M device can be configured to include several different audio processing features through the use of pre-defined DSP loads called HybridFlows. These HybridFlows have been created and tested to be application focused. This approach results in a device which offers the flexibility of a programmable device with the ease-of-use and fast download time of a fixed function device. The HybridFlows are selected and downloaded using the PurePath™ ControlConsole software. 8.3.9.4 Speaker Amplifier Operating Modes The TAS5754M device can be used in three different amplifier configurations: - Stereo Mode - Mono Mode www.ti.com Bi-Amp Mode #### 8.3.9.4.1 Stereo Mode The familiar stereo mode of operation uses the TAS5754M device to amplify two independent signals, which represent the left and right portions of a stereo signal. These amplified left and right audio signals are presented on differential output pairs shown as SPK\_OUTA± and SPK\_OUTB±. The routing of the audio data which is presented on the SPK\_OUTxx outputs can be changed according to the HybridFlow which is used and the configuration of registers P0-R42-B[5:4] and P0-R42-B[1:0]. This mode of operation is shown in Figure 80. By default, the TAS5754M device is configured to output the Right frame of a $I^2S$ input on the Channel A output and the left frame on the Channel B output. #### 8.3.9.4.2 Mono Mode This mode of operation is used to describe operation in which the two outputs of the device are placed in parallel with one another to increase the power sourcing capabilities of the device. On the output side of the TAS5754M device, the summation of the devices can be done before the filter in a configuration called *Pre-Filter Parallel Bridge Tied Load* (PBTL). However, it is sometimes preferable to merge the two outputs together after the inductor portion of the output filter. Doing so does require two additional inductors, but allows smaller, less expensive inductors to be used because the current is divided between the two inductors. This is called *Post-Filter PBTL*. Both variants of mono operation are shown in Figure 78 and Figure 79. Figure 78. Pre-Filter PBTL Figure 79. Post-Filter PBTL On the input side of the TAS5754M device, the input signal to the mono amplifier can be selected from the any slot in a TDM stream or the left or right frame from an I<sup>2</sup>S, LJ, or RJ signal. It can also be configured to amplify some mixture of two signals, as in the case of a subwoofer channel which mixes the left and right channel together and sends it through a low-pass filter in order to create a mono, low-frequency signal. This mode of operation is shown in the *Mono (PBTL) Systems* section. ### 8.3.9.4.3 Bi-Amp Mode Bi-Amp mode, sometimes also referred to as 1.1 Mode uses a two channel device (such as the TAS5754M device) to amplify two different frequency regions of the same signal for a two-way speaker. This is most often used in a single active speaker, where one channel of the amplifier is use to drive the high frequency transducer and one channel is used to drive the low-frequency transducer. To operate in Bi-Amped Mode or 1.1 Mode, an appropriate HybridFlow must be chosen, because the frequency separation and audio processing must occur in the DSP. This mode of operation is shown in the 1.1 (Dual BTL, Bi-Amped) Systems section. ### 8.3.9.4.4 Master and Slave Mode Clocking for Digital Serial Audio Port The digital audio serial port in the TAS5754M device can be configured to receive its clocks from another device as a serial audio slave device. This mode of operation is described in the Clock Slave Mode with SLCK PLL to Generate Internal Clocks (3-Wire PCM) section. If there no system processor available to provide the audio clocks, the TAS5754M device can be placed into Master Mode. In this mode, the TAS5754M device provides the clocks to the other audio devices in the system. For more details regarding the Master and Slave mode operation within the TAS5754M device, please refer to Serial Audio Port Operating Modes. # 8.4 Register Maps # 8.4.1 Control Port Registers- Quick Reference # Register Quick Reference ~ Page 0 | Adr. | Adr. | Register | | | | Default | (Binary) | | | | Default | |-------|-------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------| | (Dec) | (Hex) | Name | В7 | В6 | B5 | В4 | B3 | B2 | B1 | В0 | (Hex) | | | | | Reserved | Reserved | Reserved | RSTM | Reserved | Reserved | Reserved | RSTR | | | 1 | 1 | P0-R1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Reserved | Reserved | Reserved | RQST | Reserved | Reserved | Reserved | RQPD | _ | | 2 | 2 | P0-R2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | _ | | Do Do | Reserved | Reserved | Reserved | RQMB | Reserved | Reserved | Reserved | RQMA | | | 3 | 3 | P0-R3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | _ | Do D / | Reserved | Reserved | Reserved | PLCK | Reserved | Reserved | Reserved | PLLE | | | 4 | 4 | P0-R4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | 5 | 5 | P0-R5 | Reserved | 6 | 6 | P0-R6 | Reserved | _ | _ | D. D. | Reserved | Reserved | Reserved | DEMP | Reserved | Reserved | Reserved | SDSL | | | 7 | 7 | P0-R7 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Reserved | Reserved | G2OE | INTMUTE | G0OE | G10E | Reserved | Reserved | _ | | 8 | 8 | P0-R8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Reserved | Reserved | SCLKP | SCLKO | Reserved | Reserved | Reserved | LRCKFSO | _ | | 9 | 9 | P0-R9 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 10 | Α | P0-R10 | Reserved | 11 | В | P0-R11 | Reserved | | _ | 50.540 | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | RSCLK | RLRCKFS | | | 12 | С | P0-R12 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 7C | | 40 | | D0 D40 | Reserved | | SREF | I. | Reserved | Reserved | Reserved | Reserved | | | 13 | D | P0-R13 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | _ | 50.544 | Reserved | | SDAC | I. | Reserved | Reserved | Reserved | Reserved | | | 14 | E | P0-R14 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 15 | F | P0-R15 | Reserved | | | | | | | | | | | | | | 17 | Н | P0-R17 | Reserved | 40 | 40 | D0 D40 | Reserved | Reserved | Reserved | Reserved | Reserved | | GREF | | | | 18 | 12 | P0-R18 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 40 | 40 | D0 D40 | Reserved RQSY | 40 | | 19 | 13 | P0-R19 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 10 | | 00 | 4.4 | D0 D00 | Reserved | Reserved | Reserved | Reserved | | PP | DV | • | 0 | | 20 | 14 | P0-R20 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 04 | 45 | D0 D04 | Reserved | Reserved | Reserved | | | PJDV | | | 0 | | 21 | 15 | P0-R21 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 20 | 40 | D0 D00 | Reserved | Reserved | | | PDDV | (MSB) | | | 0 | | 22 | 16 | P0-R22 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 22 | 17 | DO DOS | | | | PDDV | (LSB) | | | | 0 | | 23 | 17 | P0-R23 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 24 | 10 | D0 D04 | _ | _ | _ | _ | | PR | DV | | 0 | | 24 | 18 | P0-R24 | Reserved | Reserved | Reserved | Reserved | 0 | 0 | 0 | 0 | 0 | | 25 | 19 | P0-R25 | Reserved | 26 | 1A | P0-R26 | Reserved # **Register Maps (continued)** # Register Quick Reference ~ Page 0 (continued) | Adr. | Adr. | Register | | <i>y</i> 9.0.0. 4. | | Default | (Binary) | | | | Default | |-------|-------|----------|----------|--------------------|----------|----------|----------|-----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | (Dec) | (Hex) | Name | B7 | В6 | B5 | B4 | B3 | B2 | B1 | В0 | (Hex) | | • • | | | Reserved | | | | DDSP | | | | , , | | 27 | 1B | P0-R27 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Reserved | | | | DDAC | | | | | | 28 | 1C | P0-R28 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Reserved | | | | DNCP | | | | | | 29 | 1D | P0-R29 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Reserved | | | | DOSR | | | | | | 30 | 1E | P0-R30 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 31 | 1F | P0-R31 | Reserved | | | | | | | | DSCLK | 110001100 | | | | | 32 | 20 | P0-R32 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | · · | · · | Ŭ | _ | CKFS | Ū | Ŭ | Ŭ | | | 33 | 21 | P0-R33 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | SP | Reserved | I16E | Reserved | Reserved | Reserved | Reserved | | | 34 | 22 | P0-R34 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | , , | | (MSB) | | - C | , and the second | | | 35 | 23 | P0-R35 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | | | | • | Ŭ. | _ | (LSB) | | | • | | | 36 | 24 | P0-R36 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | IPLK | DCAS | IDCM | IDCH | IDSK | IDBK | IDFS | Reserved | | | 37 | 25 | P0-R37 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | 0 | | 38 | 26 | P0-R38 | Reserved | 39 | 27 | P0-R39 | Reserved | | | | Reserved | Reserved | AF | MT | Reserved | Reserved | AL | EN | _ | | 40 | 28 | P0-R40 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 2 | | | | | | | | AC | FS | II. | | II. | | | 41 | 29 | P0-R41 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Reserved | Reserved | Reserved | AL | JPB | Reserved | AU | IPA | | | 42 | 2A | P0-R42 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 11 | | | | | Reserved | Reserved | Reserved | Reserved | | PS | EL. | | | | 43 | 2B | P0-R43 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | | | Reserved | Reserved | Reserved | Reserved | Reserved | | CMDP | | _ | | 44 | 2C | P0-R44 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 45 | 2D | P0-R45 | Reserved | | | | | | | | | | | | | | 58 | ЗА | P0-R58 | Reserved | | | | Reserved | | AMTB | | Reserved | | AMTA | | _ | | 59 | 3B | P0-R59 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | PC | TL | _ | | 60 | 3C | P0-R60 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | i | 1 | VC | DLB | II. | 1 | l . | | | 61 | 3D | P0-R61 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 30 | | | | | | l | I | | DLA | I | I | I | | | 62 | 3E | P0-R62 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 30 | | | L | | | | | | | | | | l | # **Register Maps (continued)** # Register Quick Reference ~ Page 0 (continued) | Adr. | Adr. | Register | | | | Default | (Binary) | | | | Default | |-------|--------|-------------|---------------|---------------|---------------|------------|---------------|------------|---------------|----------|-----------| | (Dec) | (Hex) | Name | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | (Hex) | | 00 | L | D0 D00 | VN | DF | VN | IDS | VN | UF | VN | US | 00 | | 63 | 3F | P0-R63 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 22 | | 0.4 | 40 | D0 D04 | VE | DF | VE | DS | Reserved | Reserved | Reserved | Reserved | 0 | | 64 | 40 | P0-R64 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 2 | | 0.5 | 4.4 | Do Doc | Reserved | Reserved | Reserved | Reserved | Reserved | ACTL | AMLE | AMRE | 4 | | 65 | 41 | P0-R65 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 4 | | 66 | 42 | P0-R66 | Reserved | | : | | | | | | | | | | | | 81 | 51 | P0-R81 | Reserved | | | Do Doo | Reserved | Reserved | Reserved | | | G1SL | | | | | 82 | 52 | P0-R82 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 50 500 | Reserved | Reserved | Reserved | | 1. | G0SL | 1. | I. | | | 83 | 53 | P0-R83 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 84 | 54 | P0-R84 | Reserved | | | | Reserved | Reserved | Reserved | | | G2SL | | | | | 85 | 55 | P0-R85 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Reserved | Reserved | GOUT2 | Reserved | GOUT0 | GOUT1 | Reserved | Reserved | | | 86 | 56 | P0-R86 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Reserved | Reserved | GINV2 | Reserved | GINV0 | GINV1 | Reserved | Reserved | | | 87 | 57 | P0-R87 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 88 | 58 | P0-R88 | Reserved | 89 | 59 | P0-R89 | Reserved | | | | Reserved | Reserved | Reserved | B1OV | A10V | B2OV | A2OV | SFOV | | | 90 | 5A | P0-R90 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Reserved | | DTFS | | | | SR | | | | 91 | 5B | P0-R91 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 38 | | | | | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | | BR | | | 92 | 5C | P0-R92 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | DTBR | Reserved | | 93 | 5D | P0-R93 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 40 | | | | | Reserved | CDST6 | CDST5 | CDST4 | CDST3 | CDST2 | CDST1 | CDST0 | | | 94 | 5E | P0-R94 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Reserved | Reserved | Reserved | LTSH | Reserved | CKMF | CSRF | CERF | | | 95 | 5F | P0-R95 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 96 | 60 | P0-R96 | Reserved | | | | reserved | 107 | <br>6B | <br>PO-R107 | Reserved | 107 | OD | 1 0-1(107 | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | AMBM | AMAM | 1.C3CIVCU | | 108 | 6C | P0-R108 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 33 | | | | | - | | | SDTM | | Reserved | | SHTM | | | 109 | 6D | P0-R109 | Reserved<br>0 | Reserved<br>0 | Reserved<br>0 | 0<br>0 | Reserved<br>0 | 0 Reserved | Reserved<br>0 | 0 | 0 | | 110 | 6E | PO-R110 | Reserved | | Reserved | Reserved | Reserved | | | | Percented | | | | | iveselven | Reserved | Neserved | Neserved | I/E961A60 | Reserved | Reserved | Reserved | Reserved | | 112 | 71 | <br>DO D112 | Docomical | Docomical | Doorwal | Posseried. | Door and | Docorroal | Doorsed | Doorsed | Posonyod | | 113 | 71 | PO-R113 | Reserved # **Register Maps (continued)** # Register Quick Reference ~ Page 0 (continued) | Adr. | Adr. | Register | | | | Default | (Binary) | | | | Default | | | | |-------|----------------|------------|----------|---------------------|----------|----------|----------|----------|----------|----------|----------|--|--|----| | (Dec) | (Hex) | Name | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | (Hex) | | | | | 444 | F | | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | МТ | ST | 2 | | | | | 114 | 72 | P0-R114 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3 | | | | | 115 | 73 | P0-R115 | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | FSI | MM | 0 | | | | | 115 | 73 | PU-K113 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | U | | | | | 116 | 74 | P0-R116 | Reserved | | | | 117 | 75 | P0-R117 | Reserved | | | | 118 | 440 70 P0 P440 | | | 76 P0-R118 BOTM Res | | | | Reserved | Reserved | PSTM | | | | 85 | | 110 | 76 | PU-K116 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 65 | | | | | 119 | 77 | P0-R119 | Reserved | Reserved | | | GPIN | | | | 2D | | | | | 119 | // | PU-KII9 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 20 | | | | | 120 | 78 | P0-R120 | Reserved | Reserved | Reserved | AMFB | Reserved | Reserved | Reserved | AMFA | 0 | | | | | 120 | 76 | PU-R120 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | U | | | | | 121 | 70 | 79 P0-R121 | Reserved DAMD | 0 | | | | | 121 | 79 | PU-R121 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | U | | | | | 122 | 7A | P0-R122 | Reserved EIFM | | | | | | 122 | /A | FU-R122 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | # Register Quick Reference ~ Page 1 | | | | | ivedisi | ci Quick | IVELE I CITO | e ~ raye | • | | | | |-------|-------------|----------|----------|----------|----------|--------------|----------|----------|----------|----------|--------------| | Adr. | Adr. | Register | | | | Default | (Binary) | | | | Default | | (Dec) | (Dec) (Hex) | | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | (Hex) | | 1 | 1 | P1-R1 | Reserved OSEL | 0 | | 1 | ı | PI-KI | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 2 | 2 | D4 D0 | Reserved | Reserved | Reserved | BAGN | Reserved | Reserved | Reserved | AAGN | 0 | | 2 | 2 | P1-R2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 3 | 3 | P1-R3 | Reserved Reserv<br>ed | | 4 | 4 | P1-R4 | Reserved Reserv<br>ed | | _ | _ | P1-R5 | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | UEPD | UIPD | 44 | | 5 | 5 | P1-K5 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 11 | | 6 | 6 | P1-R6 | Reserved AMCT | 0 | | О | б | PI-RO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 7 | 7 | P1-R7 | Reserved | Reserved | Reserved | AGBB | Reserved | Reserved | Reserved | AGBA | 0 | | 1 | , | PI-R/ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 8 | D4 D0 | Reserved RCMF | 0 | | 8 | 8 | P1-R8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 9 | 0 | P1-R9 | Reserved VCPD | 0 | | 9 | 9 | PI-K9 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SLAS987 - JUNE 2014 www.ti.com # Register Quick Reference ~ Page 44 | Ad | Adr. Adr. Register Default (Binary) | | | | | | | Default | | | | |-----|-------------------------------------|----------|----------|----------|----------|----------|------|---------|------|------|-------| | (De | c) (Hex) | Name | B7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | (Hex) | | 1 | 1 | A D44 D4 | Reserved | Reserved | Reserved | Reserved | ACRM | AMDC | ACRS | ASCW | 0 | | 1 | 1 | P44-R1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | U | # Register Quick Reference ~ Page 253 | Adr. | Adr. | Register | | Default (Binary) | | | | | | | Default | |-------|-------|----------|----------|------------------|----|------|------|----|----|----|---------| | (Dec) | (Hex) | Name | B7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | (Hex) | | 00 | ٥٦ | D050.00 | PLLFLEX1 | | | | | | | 0 | | | 63 | 3F | P253-63 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | PLLF | LEX2 | | | | 0 | | 64 4 | 40 | P253-64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 8.4.2 Control Port Registers- Detailed Description # 8.4.2.1 P0-R1 | Reset Modules [4] (R/W) | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--|--|--| | This bit resets the interpolation filter and the DAC modules. Since the DSP is also reset, the coefficient RAM content will the DSP. This bit is auto cleared and can be set only in standby mode. | also be cleared by | | | | | Normal | 0 | | | | | Reset modules | 1 | | | | | Reset Register [0] (R/W) | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|--| | This bit resets the mode registers back to their initial values. The RAM content is not cleared, but the execution source w This bit is auto cleared and must be set only when the DAC is in standby mode (resetting registers when the DAC is runrand not supported). | | | | | | | Normal | 0 | | | | | | Reset mode registers | 1 | | | | | ### 8.4.2.2 P0-R2 | Standby Request [4] (R/W) | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--| | When this bit is set, the DAC will be forced into a system standby mode, which is also the mode the system enters in the case of clock errors. In this mode, most subsystems will be powered down but the charge pump and digital power supply. | | | | | | | Normal operation | 0 | | | | | | Standby mode | 1 | | | | | | Powerdown Request [0] (R/W) | 0000000 | | | | | | When this bit is set, the DAC will be forced into powerdown mode, in which the power consumption would be minimum as the charge pump is also powered down. However, it will take longer to restart from this mode. This mode has higher precedence than the standby mode, i.e. setting this bit along with bit 4 for standby mode will result in the DAC going into powerdown mode. | | | | | | | Normal operation | 0 | | | | | | Powerdown mode | 1 | | | | | # 8.4.2.3 PO-R3 | Mute Channel B [4] (R/W) | | | | | |-------------------------------------------------------------------------------------------------------------------------|----|--|--|--| | This bit issues soft mute request for the Channel B. The volume will be smoothly ramped down/up to avoid pop/click nois | e. | | | | | Normal volume | 0 | | | | | Mute | 1 | | | | NSTRUMENTS | Mute Channel A [0] (R/W) | | | | | | |-------------------------------------------------------------------------------------------------------------------------|----|--|--|--|--| | This bit issues soft mute request for the Channel A. The volume will be smoothly ramped down/up to avoid pop/click nois | e. | | | | | | Normal volume | 0 | | | | | | Mute | 1 | | | | | # 8.4.2.4 P0-R4 | PLL Lock Flag [4] (Read Only) | 0000001 | | | | |---------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--| | This bit indicates whether the PLL is locked or not. When the PLL is disabled this bit always shows that the PLL is not locked. | | | | | | The PLL is locked | 0 | | | | | The PLL is not locked | 1 | | | | | PLL Enable [0] (R/W) | 0000001 | | | | | This bit enables or disables the internal PLL. When PLL is disabled, the master clock is switched to the MCLK. | | | | | | Disable PLL | 0 | | | | | Enable PLL | 1 | | | | #### 8.4.2.5 PO-R7 | De-Emphasis Enable [4] (R/W) | 0000000 | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--| | This bit enables or disables the de-emphasis filter. The default coefficients are for 44.1 kHz sampling rate, but can be changed by reprogramming the appropriate coefficients via the coefficient spaces provided in each HybridFlow. | | | | | | De-emphasis filter is disabled | 0 | | | | | De-emphasis filter is enabled | 1 | | | | | SDOUT Select [0] (R/W) | 0000000 | | | | | This bit selects what is being output as SDOUT via GPIO pins. | | | | | | SDOUT is the DSP output (post-processing) <sup>(1)</sup> | 0 | | | | | SDOUT is the DSP input (pre-processing) | | | | | <sup>(1)</sup> Some HybridFlows offer several paths from which to take the SDOUT signal. In this case, this bit should be cleared, and the appropirate mixer/mux function in the HybridFlow should be used to determine which processed signal should be presented as the SDOUT signal. # 8.4.2.6 PO-R8 | GPIO2 Output Enable [5] (R/W) | 00000000 | |----------------------------------------------|----------| | This bit sets the direction of the GPIO2 pin | | | GPIO2 is input | 0 | | GPIO2 is output | 1 | | GPIO0 Output Enable [3] (R/W) | 00000000 | | This bit sets the direction of the GPIO0 pin | | | GPIO0 is input | 0 | | GPIO0 is output | 1 | | GPIO1 Output Enable [2] (R/W) | 00000000 | | This bit sets the direction of the GPIO1 pin | | | GPIO1 is input | 0 | | GPIO1 is output | 1 | ### 8.4.2.7 PO-R9 | SCLK Polarity [5] (R/W) | 0000000 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | This bit sets the inverted SCLK mode. In inverted SCLK mode, the DAC assumes that the LRCK/FS and SDIN edges are rising edge of the SCLK. Normally they are assumed to be aligned to the falling edge of the SCLK. | e aligned to the | | Normal SCLK mode | 0 | | Inverted SCLK mode | 1 | SLAS987 - JUNE 2014 www.ti.com | SCLK Output Enable [4] (R/W) | 00000000 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | This bit sets the SCLK pin direction to output for I2S master mode operation. In I <sup>2</sup> S master mode the TAS5754M outputs the reference SCLK and LRCK/FS, and the external source device provides the SDIN according to these clocks. Use P0-R32 to program the division factor of the MCLK to yield the desired SCLK rate (normally 64F <sub>S</sub> ) | | | SCLK is input (I <sup>2</sup> S slave mode) | 0 | | SCLK is output (I <sup>2</sup> S master mode) | 1 | | LRCK/FS Output Enable [0] (R/W) | 0000000 | | This bit sets the LRCK/FS pin direction to output for I2S master mode operation. In I2S master mode the PCM51xx outputs the reference SCLK and LRCK/FS, and the external source device provides the SDIN according to these clocks. Use P0/R33 to program the division factor of the SCLK to yield 1F <sub>S</sub> for LRCK/FS. | | | LRCK/FS is input (I <sup>2</sup> S slave mode) | 0 | | LRCK/FS is output (I <sup>2</sup> S master mode) | 1 | # 8.4.2.8 P0-R12 | Master Mode SCLK Divider Reset [1] (R/W) | 01111100 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | This bit, when set to 0, will reset the MCLK divider to generate SCLK clock for I2S master mode. To use I2S master mode, the divider must be enabled and programmed properly. | | | Master mode SCLK clock divider is reset | 0- | | Master mode SCLK clock divider is functional | 1- | | Master Mode LRCK/FS Divider Reset [0] (R/W) | 01111100 | | This bit, when set to 0, will reset the SCLK divider to generate LRCK/FS clock for I2S master mode. To use I2S master mode, the divider must be enabled and programmed properly. | | | Master mode LRCK/FS clock divider is reset | 0 | | Master mode LRCK/FS clock divider is functional | 1 | # 8.4.2.9 P0-R13 | PLL Reference [6:4] (R/W) | 00000000 | |--------------------------------------------------------------------------------------------------------------|----------| | This bit select the source clock for internal PLL. This bit is ignored and overriden in clock auto set mode. | | | The PLL reference clock is MCLK | - 0 0 0 | | The PLL reference clock is MCLK | - 0 0 1 | | Reserved | -100 | | The PLL reference clock is GPIO (selected using P0-R18) | -111 | # 8.4.2.10 P0-R14 | DAC Clock Source [6:4] (R/W) | 00000000 | |-----------------------------------------------------------|----------| | These bits select the source clock for DAC clock divider. | | | Master clock (PLL/MCLK and OSC auto-select) | - 0 0 0 | | PLL clock | - 0 0 1 | | Reserved | -010 | | MCLK clock | - 0 1 1 | | SCLK clock others: | -100 | | Others: reserved (muted) | | # 8.4.2.11 P0-R18 | GPIO Source for PLL Reference clock [2:0] (R/W) | 00000000 | |----------------------------------------------------------------------------------------------------------------|----------| | These bits select the GPIO pins as clock input source when GPIO is selected as the PLL reference clock source. | | | Reserved | 000 | | Reserved | 001 | | GPIO1 functions as clock input source | 010 | # 8.4.2.12 PO-R19 | Synchronization Request [0] (R/W) | 00010000 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | This bit, when set to 1 will issue the clock resynchronization by synchronously resets the DAC, CP and OSR clocks. The resynchronization takes place when this bit is set back to 0, where the DAC, CP and OSR clocks are resumed at the beg frame. | | | Resume DAC, CP and OSR clocks synchronized to the beginning of audio frame | 0 | | Halt DAC, CP and OSR clocks as the beginning of re-synchronization process | 1 | # 8.4.2.13 PO-R20 | PLL Divider P-Factor [3:0] (R/W) | 00000000 | |-----------------------------------------------------------------------------------------|----------| | These bits set the PLL divider P factor. These bits are ignored in clock auto set mode. | · | | Sets the PLL divider P factor to P=1 | 0000 | | Sets the PLL divider P factor to P=2 | 0001 | | Sets the PLL divider P factor to P=3 | 0010 | | | | | Sets the PLL divider P factor to P=13 | 1100 | | Sets the PLL divider P factor to P=14 | 1101 | | Sets the PLL divider P factor to P=15 | 1110 | | Prohibited (do not set this value) | 1111 | # 8.4.2.14 P0-R21 | PLL Divider J-Factor [4:0] (R/W) | 0000000 | |----------------------------------------------------------------------------------------------------------------------------|---------| | These bits set the J part of the overall PLL multiplication factor J.D * R. These bits are ignored in clock auto set mode. | • | | Prohibited (do not set this value) | 00000 | | Sets the J part if the overall PLL multiplication factor J.D * R to J = 1 | 00001 | | Sets the J part if the overall PLL multiplication factor J.D $*$ R to J = 2 | 00010 | | Sets the J part if the overall PLL multiplication factor J.D $*$ R to J = 3 | 00011 | | | | | Sets the J part if the overall PLL multiplication factor J.D * R to J = 61 | 11101 | | Sets the J part if the overall PLL multiplication factor J.D * R to J = 62 | 11110 | | Sets the J part if the overall PLL multiplication factor J.D * R to J = 63 | 11111 | # 8.4.2.15 PO-R22 | PLL Divider D-Factor (Most Significant Bit) [5:0] (Least Significant Bit) [7:0] (R/W) | Decimal | |----------------------------------------------------------------------------------------------------------------------------|---------| | These bits set the D part of the overall PLL multiplication factor J.D * R. These bits are ignored in clock auto set mode. | | | Sets the D part if the overall PLL multiplication factor J.D * R to D = 0000 | 0 | | Sets the D part if the overall PLL multiplication factor J.D * R to D = 0001 | 1 | | Sets the D part if the overall PLL multiplication factor J.D * R to D = 0010 | 2 | | | | | Sets the D part if the overall PLL multiplication factor J.D * R to D = 9997 | 9997 | | Sets the D part if the overall PLL multiplication factor J.D * R to D = 9998 | 9998 | | Sets the D part if the overall PLL multiplication factor J.D * R to D = 9999 | 9999 | Product Folder Links: TAS5754M Texas Instruments # 8.4.2.16 P0-R24 www.ti.com | PLL Divider R-Factor [3:0] (R/W) | 0000000 | |----------------------------------------------------------------------------------------------------------------------------|---------| | These bits set the R part of the overall PLL multiplication factor J.D * R. These bits are ignored in clock auto set mode. | | | Sets the R part if the overall PLL multiplication factor J.D * R to R = 1 | 0000 | | Sets the R part if the overall PLL multiplication factor J.D * R to R = 2 | 0001 | | Sets the R part if the overall PLL multiplication factor J.D * R to R = 3 | 0010 | | | | | Sets the R part if the overall PLL multiplication factor J.D * R to R = 14 | 1101 | | Sets the R part if the overall PLL multiplication factor J.D * R to R = 15 | 1110 | | Sets the R part if the overall PLL multiplication factor J.D * R to R = 16 | 1111 | # 8.4.2.17 P0-R27 | DSP Clock Divider [6:0] (R/W) | 0000000 | |-----------------------------------------------------------------------------------------------------------------|----------| | These bits set the source clock divider value for the DSP clock. These bits are ignored in clock auto set mode. | | | These bits set the source clock divider value for the DSP clock. Divide by 1 | -0000000 | | These bits set the source clock divider value for the DSP clock. Divide by 2 | -0000001 | | These bits set the source clock divider value for the DSP clock. Divide by 3 | -0000010 | | | | | These bits set the source clock divider value for the DSP clock. Divide by 126 | -1111101 | | These bits set the source clock divider value for the DSP clock. Divide by 127 | -1111110 | | These bits set the source clock divider value for the DSP clock. Divide by 128 | -1111111 | # 8.4.2.18 PO-R28 | DAC Clock Divider [6:0] (R/W) | 0000000 | |-----------------------------------------------------------------------------------------------------------------|----------| | These bits set the source clock divider value for the DAC clock. These bits are ignored in clock auto set mode. | | | These bits set the source clock divider value for the DAC clock. Divide by 1 | -0000000 | | These bits set the source clock divider value for the DAC clock. Divide by 2 | -0000001 | | These bits set the source clock divider value for the DAC clock. Divide by 3 | -0000010 | | | | | These bits set the source clock divider value for the DAC clock. Divide by 126 | -1111101 | | These bits set the source clock divider value for the DAC clock. Divide by 127 | -1111110 | | These bits set the source clock divider value for the DAC clock. Divide by 128 | -1111111 | ### 8.4.2.19 P0-R29 | NCP Clock Divider [6:0] (R/W) | 0000000 | |----------------------------------------------------------------------------------------------------------------|----------| | These bits set the source clock divider value for the CP clock. These bits are ignored in clock auto set mode. | | | These bits set the source clock divider value for the NCP clock. Divide by 1 | -0000000 | | These bits set the source clock divider value for the NCP clock. Divide by 2 | -0000001 | | These bits set the source clock divider value for the NCP clock. Divide by 3 | -0000010 | | | | | These bits set the source clock divider value for the NCP clock. Divide by 126 | -1111101 | | These bits set the source clock divider value for the NCP clock. Divide by 127 | -1111110 | | These bits set the source clock divider value for the NCP clock. Divide by 128 | -1111111 | # 8.4.2.20 PO-R30 | OSR Clock Divider [6:0] (R/W) | 0000000 | |-----------------------------------------------------------------------------------------------------------------|---------| | These bits set the source clock divider value for the OSR clock. These bits are ignored in clock auto set mode. | | | OSR Clock Divider [6:0] (R/W) | 0000000 | |--------------------------------------------------------------------------------|----------| | These bits set the source clock divider value for the OSR clock. Divide by 1 | -000000 | | These bits set the source clock divider value for the OSR clock. Divide by 2 | -000001 | | These bits set the source clock divider value for the OSR clock. Divide by 3 | -000010 | | | | | These bits set the source clock divider value for the OSR clock. Divide by 126 | -1111101 | | These bits set the source clock divider value for the OSR clock. Divide by 127 | -111110 | | These bits set the source clock divider value for the OSR clock. Divide by 128 | -111111 | # 8.4.2.21 P0-R32 | Master Mode SCLK Divider [6:0] (R/W) | 00000000 | |---------------------------------------------------------------------------------|----------| | These bits set the MCLK divider value to generate I2S master SCLK clock. | | | These bits set the source clock divider value for the SCLK clock. Divide by 1 | -0000000 | | These bits set the source clock divider value for the SCLK clock. Divide by 2 | -0000001 | | These bits set the source clock divider value for the SCLK clock. Divide by 3 | -0000010 | | | | | These bits set the source clock divider value for the SCLK clock. Divide by 126 | -1111101 | | These bits set the source clock divider value for the SCLK clock. Divide by 127 | -1111110 | | These bits set the source clock divider value for the SCLK clock Divide by 128 | -1111111 | # 8.4.2.22 P0-R33 | Master Mode LRCK/FS Divider [7:0] (R/W) | 00000000 | |----------------------------------------------------------------------------------------------|----------| | These bits set the I2S master SCLK clock divider value to generate I2S master LRCK/FS clock. | | | These bits set the source clock divider value for the LRCK/FS clock. Divide by 1 | 00000000 | | These bits set the source clock divider value for the LRCK/FS clock. Divide by 2 | 00000001 | | These bits set the source clock divider value for the LRCK/FS clock. Divide by 3 | 00000010 | | | | | These bits set the source clock divider value for the LRCK/FS clock. Divide by 254 | 11111101 | | These bits set the source clock divider value for the LRCK/FS clock. Divide by 255 | 11111110 | | These bits set the source clock divider value for the LRCK/FS clock. Divide by 256 | 11111111 | # 8.4.2.23 PO-R34 | 16x Interpolation [4] (R/W) | 00000000 | |-------------------------------------------------------------------------------------------------------------------------------------------|------------------| | This bit enables or disables the 16x interpolation mode | | | 8x interpolation | 0 | | 16x interpolation | 1 | | Switching Frequency Speed Mode [1:0] (R/W) | 00000000 | | These bits select the $F_S$ operation mode, which must be set according to the current audio sampling rate. These bits are auto set mode. | ignored in clock | | Single speed (f <sub>SW</sub> ≤ 48 kHz) | 00 | | Double speed (48 kHz ≤ f <sub>SW</sub> ≤ 96 kHz) | 01 | | Quad speed (96 kHz ≤ f <sub>SW</sub> ≤ 192 kHz) | 10 | # 8.4.2.24 P0-R35 | Available DSP Clock Cycles (MSB) [7:0] (R/W) | 0000001 | |----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | These bits specify the number of DSP clock cycles available in one audio frame. The value should match the DSP clock are ignored in clock auto set mode. | F <sub>S</sub> ratio. These bits | | DSP clock:F <sub>S</sub> ratio = x | 00000000 | | Available DSP Clock Cycles (MSB) [7:0] (R/W) | 0000001 | |----------------------------------------------|----------| | DSP clock: $F_S$ ratio = x | 00000001 | | DSP clock:F <sub>S</sub> ratio = x | 00000010 | | | | | DSP clock: $F_S$ ratio = x | 11111101 | | DSP clock: $F_S$ ratio = x | 11111110 | | DSP clock:F <sub>S</sub> ratio = x | 11111111 | # 8.4.2.25 PO-R36 | Available DSP Clock Cycles (LSB) [7:0] (R/W) | 0000000 | |----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | These bits specify the number of DSP clock cycles available in one audio frame. The value should match the DSP clock are ignored in clock auto set mode. | F <sub>S</sub> ratio. These bits | | DSP clock:F <sub>S</sub> ratio = x | 00000000 | | DSP clock:F <sub>S</sub> ratio = x | 00000001 | | DSP clock:F <sub>S</sub> ratio = x | 00000010 | | | | | DSP clock:F <sub>S</sub> ratio = x | 11111101 | | DSP clock:F <sub>S</sub> ratio = x | 11111110 | | DSP clock:F <sub>S</sub> ratio = x | 11111111 | # 8.4.2.26 PO-R37 | Ignore F <sub>S</sub> Detection [6] (R/W) | 00000000 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | This bit controls whether to ignore the F <sub>S</sub> detection. When ignored, F <sub>S</sub> error will not cause a clock error. | | | Regard F <sub>S</sub> detection | - 0 | | gnore F <sub>S</sub> detection | -1 | | Ignore SCLK Detection [5] (R/W) | 00000000 | | This bit controls whether to ignore the SCLK detection against LRCK/FS. The SCLK must be stable between 32F <sub>S</sub> and an error will be reported. When ignored, a SCLK error will not cause a clock error. | 1 256F <sub>S</sub> inclusive or | | Regard SCLK detection | 1 | | gnore SCLK detection | 0 | | Ignore MCLK Detection [4] (R/W) | 00000000 | | This bit controls whether to ignore the MCLK detection against LRCK/FS. Only some certain MCLK ratios within some allowed. When ignored, an MCLK error will not cause a clock error. | error margin are | | Regard MCLK detection | 0 | | gnore MCLK detection | 1 | | Ignore Clock Halt Detection [3] (R/W) | 00000000 | | This bit controls whether to ignore the MCLK halt (static or frequency is lower than acceptable) detection. When ignore not cause a clock error. | ed an MCLK halt will | | Regard MCLK halt detection | 0- | | gnore MCLK halt detection | 1- | | Ignore LRCK/FS and SCLK Missing Detection [2] (R/W) | 00000000 | | This bit controls whether to ignore the LRCK/FS and SCLK missing detection. The LRCK/FS and SCLK need to be in static) to be deemed missing. When ignored an LRCK/FS and SCLK missing will not cause the DAC go into powerdow | | | Regard LRCK/FS and SCLK missing detection | 0 | | gnore LRCK/FS and SCLK missing detection | 1 | | Disable Clock Divider Autoset [1] (R/W) | 00000000 | | This bit enables or disables the clock auto set mode. When dealing with uncommon audio clock configuration, the auto<br>disabled and all clock dividers must be set manually. Addtionally, some clock detectors might also need to be disabled<br>feature will not work with PLL enabled in VCOM mode. In this case this feature has to be disabled and the clock divide<br>manually. | . The clock autoset | | Enable clock auto set | 0- | | Disable Clock Divider Autoset [1] (R/W) | 0000000 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | Disable clock auto set | 1 - | | Ignore PLL Lock Detection [0] (R/W) | 0000000 | | This bit controls whether to ignore the PLL lock detection. When ignored, PLL unlocks will not cause a clock error. The PLL lock flag at P0-R4, bit 4 is always correct regardless of this bit. | | | PLL unlocks raise clock error | 0 | | PLL unlocks are ignored | 1 | # 8.4.2.27 P0-R40 | I <sup>2</sup> S Data Format [5:4] (R/W) | 0000010 | | |-------------------------------------------------------------------------------------------------|----------|--| | These bits control both input and output audio interface formats for DAC operation. | | | | Input and output audio interface formats for DAC operation is I <sup>2</sup> S | 00 | | | Input and output audio interface formats for DAC operation is TDM/DSP | 01 | | | Input and output audio interface formats for DAC operation is RTJ | 10 | | | Input and output audio interface formats for DAC operation is LTJ | 11 | | | I <sup>2</sup> S Word Length [1:0] (R/W) | 00000010 | | | These bits control both input and output audio interface sample word lengths for DAC operation. | | | | Input and output audio interface sample word length for DAC operation is 16 bits | 00 | | | Input and output audio interface sample word length for DAC operation is 20 bits | 01 | | | Input and output audio interface sample word length for DAC operation is 24 bits | 10 | | | Input and output audio interface sample word length for DAC operation is 32 bits | 11 | | # 8.4.2.28 P0-R41 | I <sup>2</sup> S Shift [7:0] (R/W) | 0000000 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | These bits control the offset of audio data in the audio frame for both input and output. The offset is defined as the number of SCLK from the starting (MSB) of audio frame to the starting of the desired audio sample. | | | Offset (number of SCLK from the starting (MSB) of audio frame to the starting of the desired audio sample) is 0 SCLK (no offset) | 00000000 | | Offset is 1 SCLK | 00000001 | | Offset is 2 SCLKs | 00000010 | | | | | Offset is 254 SCLKs | 11111101 | | Offset is 255 SCLKs | 11111110 | | Offset is 256 SCLKs | 11111111 | # 8.4.2.29 PO-R42 | Channel B DAC Data Path [5:4] (R/W) | 00000001 | |--------------------------------------------------------------|----------| | These bits control the Channel B audio data path connection. | | | Zero data (mute) | 00 | | Channel B data | 01 | | Channel A data | 10 | | Reserved (do not set) | 11 | | Channel A DAC Data Path [1:0] (R/W) | 00000001 | | These bits control the Channel A audio data path connection. | | | Zero data (mute) | 00 | | Channel A data | 01 | | Channel B data | 10 | | Reserved (do not set) | 11 | ## 8.4.2.30 P0-R43 www.ti.com | DSP Program Selection [4:0] (R/W) | 0000001 | |--------------------------------------------------------------------------|---------| | These bits select the DSP program to use for audio processing. | | | Reserved (do not set) | 00000 | | 8x, 4x, or 2x FIR interpolation filter with de-emphasis | 00001 | | 8x, 4x, or 2x Low latency IIR interpolation filter with de-emphasis | 00010 | | 16x FIR interpolation filter with de-emphasis | 00011 | | 16x Low latency IIR interpolation filter with de-emphasis | 00100 | | Fixed process flow with configurable parameters | 00101 | | Reserved (do not set) | 00110 | | 8x Ringing-less low latency FIR interpolation filter without de-emphasis | 00111 | | Others: Reserved (do not set) | | | User program in RAM | 11111 | # 8.4.2.31 P0-R44 | Clock Missing Detection Period [2:0] (R/W) | 00000000 | |---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | These bits set how long both SCLK and LRCK/FS keep low before the audio clocks deemed missing and the DAC transimode. | tions to powerdown | | Period that SCLK and LRCK/FS are keep low before the audio clock is deemed missing and the DAC transitions to powerdown mode is approximately 1 second | 000 | | Period that SCLK and LRCK/FS are keep low before the audio clock is deemed missing and the DAC transitions to powerdown mode is approximately 2 seconds | 001 | | | | | Period that SCLK and LRCK/FS are keep low before the audio clock is deemed missing and the DAC transitions to powerdown mode is approximately 7 seconds | 110 | | Period that SCLK and LRCK/FS are keep low before the audio clock is deemed missing and the DAC transitions to powerdown mode is approximately 8 seconds | 111 | # 8.4.2.32 PO-R59 | Auto Mute Time for Channel B [6:4] (R/W) | 00000000 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | These bits specify the length of consecutive zero samples at Channel B before the channel can be auto muted. The tirkHz sampling rate and will scale with other rates. | mes shown are for 48 | | Length of consecutive zero samples before the channel can be auto muted is 21 ms | -000 | | Length of consecutive zero samples before the channel can be auto muted is 106 ms | - 0 0 1 | | Length of consecutive zero samples before the channel can be auto muted is 213 ms | - 0 1 0 | | Length of consecutive zero samples before the channel can be auto muted is 533 ms | - 0 1 1 | | Length of consecutive zero samples before the channel can be auto muted is 1.07 seconds | - 1 0 0 | | Length of consecutive zero samples before the channel can be auto muted is 2.13 seconds | -101 | | Length of consecutive zero samples before the channel can be auto muted is 5.33 seconds | -110 | | Length of consecutive zero samples before the channel can be auto muted is 10.66 seconds | -111 | | Auto Mute Time for Channel A [2:0] (R/W) | 00000000 | | These bits specify the length of consecutive zero samples at Channel A before the channel can be auto muted. The tirkHz sampling rate and will scale with other rates. | mes shown are for 48 | | Length of consecutive zero samples before the channel can be auto muted is 21 ms | 000 | | Length of consecutive zero samples before the channel can be auto muted is 106 ms | 001 | | Length of consecutive zero samples before the channel can be auto muted is 213 ms | 010 | | Length of consecutive zero samples before the channel can be auto muted is 533 ms | 011 | | Length of consecutive zero samples before the channel can be auto muted is 1.07 seconds | 100 | | Length of consecutive zero samples before the channel can be auto muted is 2.13 seconds | 101 | | Length of consecutive zero samples before the channel can be auto muted is 5.33 seconds | 110 | # 8.4.2.33 PO-R60 | Digital Volume Control [1:0] (R/W) | 000000000 | |------------------------------------------------------------|-----------| | These bits control the behavior of the digital volume. | | | The volume for Channels A and B are independent | 00 | | Channel A volume follows Channel B setting | 01 | | Channel B volume follows Channel A setting | 10 | | Reserved (The volume for Channels A and B are independent) | 11 | #### 8.4.2.34 P0-R61 | Channel B Digital Volume [7:0] (R/W) | 00110000 | |----------------------------------------------------------------------------------------------------------|----------| | These bits control the Channel B digital volume. The digital volume is 24 dB to -103 dB in -0.5 dB step. | | | Channel B digital volume is 24 dB | 0000000 | | Channel B digital volume is 23.5 dB | 0000001 | | Channel B digital volume is 23 dB. | 0000010 | | | | | Channel B digital volume is 0.5 dB | 0010000 | | Channel B digital volume is 0 dB | 00110000 | | Channel B digital volume is -0.5 dB | 00110001 | | | | | Channel B digital volume is -102.5 dB | 1111101 | | Channel B digital volume is –103 dB | 1111110 | | Reserved | 1111111 | # 8.4.2.35 PO-R62 | Channel A Digital Volume [7:0] (R/W) | 00110000 | |----------------------------------------------------------------------------------------------------------|----------| | These bits control the Channel A digital volume. The digital volume is 24 dB to -103 dB in -0.5 dB step. | | | Channel A digital volume is 24 dB | 00000000 | | Channel A digital volume is 23.5 dB | 00000001 | | Channel A digital volume is 23 dB. | 00000010 | | | | | Channel A digital volume is 0.5 dB | 00100000 | | Channel A digital volume is 0 dB | 00110000 | | Channel A digital volume is –0.5 dB | 00110001 | | | | | Channel A digital volume is –102.5 dB | 11111101 | | Channel A digital volume is –103 dB | 11111110 | | Reserved | 11111111 | ## 8.4.2.36 PO-R63 | Digital Volume Normal Ramp-Down Frequency [7:6] (R/W) | 00100010 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | These bits control the frequency of the digital volume updates when the volume is ramping down. The setting here is applied to soft mute request, asserted by SPK_MUTE pin or P0-R3. | | | The frequency of the digital volume updates is every 1 F <sub>S</sub> period | 0 0 | | The frequency of the digital volume updates is every 2 F <sub>S</sub> period | 01 | | The frequency of the digital volume updates is every 4 F <sub>S</sub> period | 10 | Product Folder Links: TAS5754M Texas Instruments Digital Volume Normal Ramp-Down Frequency [7:6] (R/W) 00100010 Directly sets the volume to zero (Instant mute) 11----Digital Volume Normal Ramp Down Step [5:4] (R/W) 00100010 These bits control the step of the digital volume updates when the volume is ramping down. The setting here is applied to soft mute request, asserted by SPK\_MUTE pin or P0-R3. Decrement by 4 dB for each update --00----Decrement by 2 dB for each update --01----Decrement by 1 dB for each update --10----Decrement by 0.5 dB for each update --11----00100010 Digital Volume Normal Ramp-Up Frequency [3:2] (R/W) These bits control the frequency of the digital volume updates when the volume is ramping up. The setting here is applied to soft unmute request, asserted by SPK\_MUTE pin or P0-R3. The frequency of the digital volume updates is every 1 F<sub>S</sub> period ----00------01--The frequency of the digital volume updates is every 2 F<sub>S</sub> period The frequency of the digital volume updates is every 4 F<sub>S</sub> period ----10--Directly sets the volume to zero (Instant unmute) ----11--001000010 Digital Volume Normal Ramp Up Step [1:0] (R/W) These bits control the step of the digital volume updates when the volume is ramping up. The setting here is applied to soft unmute request, asserted by SPK\_MUTE pin or P0-R3. ----00 Increment by 4 dB for each update Increment by 2 dB for each update ----01 Increment by 1 dB for each update ----10 Increment by 0.5 dB for each update ----11 #### 8.4.2.37 PO-R64 | Digital Volume Emergency Ramp Down Frequency [7:6] (R/W) | 00000010 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | These bits control the frequency of the digital volume updates when the volume is ramping down due to clock error or power outage, which usually needs faster ramp down compared to normal soft mute. | | | The frequency of the digital volume updates is every 1 F <sub>S</sub> period | 0 0 | | The frequency of the digital volume updates is every 2 F <sub>S</sub> period | 0 1 | | The frequency of the digital volume updates is every 4 F <sub>S</sub> period | 10 | | Directly sets the volume to zero (Instant mute) | 11 | | Digital Volume Emergency Ramp Down Step [5:4] (R/W) | 0000010 | | These bits control the step of the digital volume updates when the volume is ramping down due to clock error or power outage, which usually needs faster ramp down compared to normal soft mute. | | | Decrement by 4 dB for each update | 00 | | Decrement by 2 dB for each update | 01 | | Decrement by 1 dB for each update | 1 0 | | Decrement by 0.5 dB for each update | 11 | #### 8.4.2.38 PO-R65 | Auto Mute Control [2] (R/W) | 00000100 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | This bit controls the behavior of the auto mute upon zero sample detection. The time length for zero detection is set with P0-R59. | | | Auto mute Channel B and Channel A independently | 0 | | Auto mute Channels A and Channel B only when both channels are about to be auto muted | 1 | | Auto Mute Channel B [1] (R/W) | 00000100 | | This bit enables or disables auto mute on Channel A. Note that when Channel A auto mute is disabled and the P0-R65, bit 2 is set to 1, the Channel B will also never be auto muted. | | | Disable Channel A auto mute | 0- | | Enable Channel A auto mute | 1- | | Auto Mute Channel A [0] (R/W) | 00000100 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | This bit enables or disables auto mute on Channel B. Note that when Channel B auto mute is disabled and the P0-R65, bit 2 is set to 1, Channel A will also never be auto muted. | | | Disable Channel B auto mute | 0 | | Enable Channel B auto mute | 1 | # 8.4.2.39 PO-R82 | GPIO1 Output Selection [4:0] (R/W) | 0000000 | |-----------------------------------------------------------------------------------------------------------------------------|----------------| | These bits select the signal to output to GPIO1. To actually output the selected signal, the GPIO1 must be set to output in | node at P0-R8. | | Off (low) | 00000 | | DSP GPIO1 output | 00001 | | Register GPIO1 output (P0-R86, bit 2) | 00010 | | Auto mute flag (asserted when both Channel A and Channel B are auto muted) | 00011 | | Auto mute flag for Channel B | 00100 | | Auto mute flag for Channel A | 00101 | | Clock invalid flag (clock error or clock changing or clock missing) | 00110 | | Serial audio interface data output (SDOUT) | 00111 | | Analog mute flag for Channel B (low active) | 01000 | | Analog mute flag for Channel A (low active) | 01001 | | PLL lock flag | 01010 | | Charge pump clock | 01011 | | Reserved | 01100 | | Reserved | 01101 | | Under voltage flag, asserted when SPK_MUTE voltage is higher than 0.7 DVDD | 01110 | | Under voltage flag, asserted when SPK_MUTE voltage is higher than 0.3 DVDD | 01111 | | PLL Output/4 (Requires Clock Flex Register) | 10000 | | Others: reserved | | ## 8.4.2.40 PO-R83 | GPIO0 Output Selection [4:0] (R/W) | 0000000 | |--------------------------------------------------------------------------------------------------------------|-----------------------------| | These bits select the signal to output to GPIO0. To actually output the selected signal, the GPIO0 must be s | et to output mode at P0-R8. | | Off (low) | 00000 | | DSP GPIO0 output | 00001 | | Register GPIO0 output (P0-R86, bit 2) | 00010 | | Auto mute flag (asserted when both Channel A and Channel B are auto muted) | 00011 | | Auto mute flag for Channel B | 00100 | | Auto mute flag for Channel A | 00101 | | Clock invalid flag (clock error or clock changing or clock missing) | 00110 | | Serial audio interface data output (SDOUT) | 00111 | | Analog mute flag for Channel B (low active) | 01000 | | Analog mute flag for Channel A (low active) | 01001 | | PLL lock flag | 01010 | | Charge pump clock | 01011 | | Reserved | 01100 | | Reserved | 01101 | | Under voltage flag, asserted when SPK_MUTE voltage is higher than 0.7 DVDD | 01110 | | Under voltage flag, asserted when SPK_MUTE voltage is higher than 0.3 DVDD | 01111 | | PLL Output/4 (Requires Clock Flex Register) | 10000 | | Others: reserved | | # 8.4.2.41 P0-R85 www.ti.com | GPIO2 Output Selection [4:0] (R/W) | 0000000 | |-----------------------------------------------------------------------------------------------------------------------------------------|---------| | These bits select the signal to output to GPIO2. To actually output the selected signal, the GPIO2 must be set to output mode at P0-R8. | | | Off (low) | 00000 | | DSP GPIO2 output | 00001 | | Register GPIO2 output (P0-R86, bit 5) | 00010 | | Auto mute flag (asserted when both Channels A and B are auto muted) | 00011 | | Auto mute flag for Channel B | 00100 | | Auto mute flag for Channel A | 00101 | | Clock invalid flag (clock error or clock changing or clock missing) | 00110 | | Serial audio interface data output (SDOUT) | 00111 | | Analog mute flag for Channel B (low active) | 01000 | | Analog mute flag for Channel A (low active) | 01001 | | PLL lock flag | 01010 | | Charge pump clock | 01011 | | Reserved | 01100 | | Reserved | 01101 | | Under voltage flag, asserted when SPK_MUTE voltage is higher than 0.7 DVDD | 01110 | | Under voltage flag, asserted when SPK_MUTE voltage is higher than 0.3 DVDD | 01111 | | PLL Output/4 (Requires Clock Flex Register) | 10000 | | Others: reserved | | ## 8.4.2.42 PO-R86 | GPIO2 Output Control [5] (R/W) | 0000000 | |---------------------------------------------------------------------------------------------------|----------| | This bit controls the GPIO2 output when the selection at P0-R85 is set to 0010 (register output). | | | Output low | 0 | | Output high | 1 | | GPIO0 Output Control [3] (R/W) | 00000000 | | This bit controls the GPIO0 output when the selection at P0-R83 is set to 0010 (register output). | | | Output low | 0 | | Output high | 1 | | GPIO1 Output Control [2] (R/W) | 00000000 | | This bit controls the GPIO1 output when the selection at P0-R82 is set to 0010 (register output). | | | Output low | 0 | | Output high | 1 | # 8.4.2.43 PO-R87 | GPIO2 Output Inversion [5] (R/W) | 00000000 | |----------------------------------------------------------------------------------------------------------------------|----------| | This bit controls the polarity of GPIO2 output. When set to 1, the output is inverted for any signal being selected. | | | Non-inverted | 0 | | Inverted | 1 | | GPIO0 Output Inversion [3] (R/W) | 00000000 | | This bit controls the polarity of GPIO0 output. When set to 1, the output is inverted for any signal being selected. | | | Non-inverted | 0 | | Inverted | 1 | ## 8.4.2.44 P0-R90 | Channel B-1 Overflow [4] (Read Only) | 0000000 | |--------------------------------------------------------------------------------------------------------------------------------------------|----------| | This bit indicates whether the Channel B of DSP first output port has overflow. This bit is sticky and is cleared when read | | | No overflow | 0 | | Overflow occurred | 1 | | Channel A-1 Overflow [3] (Read Only) | 00000000 | | This bit indicates whether the Channel A of DSP first output port has overflow. This bit is sticky and is cleared when read | | | No overflow | 0 | | Overflow occurred | 1 | | Channel B-2 Overflow [2] (Read Only) | 00000000 | | This bit indicates whether the Channel B of DSP second output port has overflow. This bit is sticky and is cleared when re | ead. | | No overflow | 0 | | Overflow occurred | 1 | | Channel A-2 Overflow [1] (Read Only) | 0000000 | | This bit indicates whether the Channel A of DSP second output port has overflow. This bit is sticky and is cleared when read. | | | No overflow | 0- | | Overflow occurred | 1- | | Shifter Overflow [0] (Read Only) | 0000000 | | This bit indicates whether overflow occurred in the DSP shifter (possible sample corruption). This bit is sticky and is cleared when read. | | | No overflow | 0 | | Overflow occurred | 1 | ## 8.4.2.45 P0-R91 | Detected F <sub>S</sub> [6:4] (Read Only) | 00111000 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | These bits indicate the currently detected audio sampling rate. | | | Error (out-of-valid range) | -000 | | 8 kHz | -001 | | 16 kHz | -010 | | 32 kHz to 48 kHz | -011 | | 88.2 kHz to 96 kHz | -100 | | 176.4 kHz to 192 kHz | -101 | | Reserved | -111 | | Detected MCLK Ratio [3:0] (Read Only) | 00111000 | | These bits indicate the currently detected MCLK ratio. Note that even if the MCLK ratio is not indicated as error, clock error might still be flagged due to incompatible combination with the sampling rate. Specifically the MCLK ratio must be high enough to allow enough DSP cycles for minimal audio processing when PLL is disabled. The absolute MCLK frequency must also be lower than 50 MHz. | | | Ratio error (The MCLK ratio is not allowed) | 0000 | | $MCLK = 32 F_S$ | 0001 | | $MCLK = 48 F_S$ | 0010 | | $MCLK = 64 F_S$ | 0011 | | $MCLK = 128 F_S$ | 0100 | | MCLK = 192 F <sub>S</sub> | 0101 | | $MCLK = 256 F_S$ | 0110 | | $MCLK = 384 F_S$ | 0111 | Product Folder Links: TAS5754M Texas Instruments Detected MCLK Ratio [3:0] (Read Only) 00111000 $MCLK = 512 F_S$ ---1000 MCLK = 768 F<sub>S</sub> ----1001 $MCLK = 1024 F_S$ ----1010 MCLK = 1152 F<sub>S</sub> ----1011 $MCLK = 1536 F_S$ ----1100 $MCLK = 2048 F_S$ ----1101 $MCLK = 3072 F_S$ ----1110 ## 8.4.2.46 P0-R92 | Detected SCLK Ratio [0] (Read Only) | 0000000 | |--------------------------------------------------------------------------------------------------------------------------|----------------------| | This bit is the MSB of the 9 bit word that describes the currently detected SCLK to LRCK/FS Ratio. Binary to decimal cor | version gives ratio. | | Decode with P0-93 to determine value. | 0 | | | 1 | #### 8.4.2.47 PO-R93 | Detected SCLK Ratio [7:0] (Read Only) | 00000000 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | These bits are bit 1 through bit 8 of the 9 bit word that describes the currently detected SCLK to LRCK/FS Ratio. Binary to conversion gives ratio. | o decimal | | LSB of 9 bit word | 0 | | 2nd LSB of 9 bit word | 0- | | | | | 2nd MSB of 9 bit word (MSB is found in P0-R92-B0) | 0 | | Detected MCLK Ratio [3:0] (Read Only) | 00111000 | | These bits indicate the currently detected MCLK ratio. Note that even if the MCLK ratio is not indicated as error, clock err flagged due to incompatible combination with the sampling rate. Specifically the MCLK ratio must be high enough to allow cycles for minimal audio processing when PLL is disabled. The absolute MCLK frequency must also be lower than 50 MF | v enough DSP | | These bits indicate the currently detected MCLK ratio. Note that even if the MCLK ratio is not indicated as error, clock error might still be flagged due to incompatible combination with the sampling rate. Specifically the MCLK ratio must be high enough to allow enough DSP cycles for minimal audio processing when PLL is disabled. The absolute MCLK frequency must also be lower than 50 MHz. Ratio error (The MCLK ratio is not allowed) | 0000 | | $MCLK = 32 F_S$ | 0001 | | $MCLK = 48 F_S$ | 0010 | | $MCLK = 64 F_S$ | 0011 | | $MCLK = 128 F_S$ | 0100 | | $MCLK = 192 F_S$ | 0101 | | $MCLK = 256 F_S$ | 0110 | | $MCLK = 384 F_S$ | 0111 | | $MCLK = 512 F_S$ | 1000 | | $MCLK = 768 F_S$ | 1001 | | $MCLK = 1024 F_S$ | 1010 | | $MCLK = 1152 F_S$ | 1011 | | $MCLK = 1536 F_S$ | 1100 | | MCLK = 2048 F <sub>S</sub> | 1101 | | $MCLK = 3072 F_S$ | 1110 | ## 8.4.2.48 P0-R94 | Clock Detector Status [6] (Ready Only) | 00000000 | |--------------------------------------------------------------|----------| | This bit indicates whether the MCLK clock is present or not. | | | MCLK is present | - 0 | | Clock Detector Status [6] (Ready Only) | 0000000 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | MCLK is missing (halted) | - 1 | | Clock Detector Status 5 [5] (Ready Only) | 0000000 | | This bit indicates whether the PLL is locked or not. The PLL will be reported as unlocked when it is disabled. | | | PLL is locked | 1 | | PLL is unlocked | 0 | | Clock Detector Status 4 [4] (Ready Only) | 00000000 | | This bit indicates whether the both LRCK/FS and SCLK are missing (tied low) or not. | | | LRCK/FS and/or SCLK is present | 0 | | LRCK/FS and SCLK are missing | 1 | | Clock Detector Status 3 [3] (Read Only) | 00000000 | | This bit indicates whether the combination of current sampling rate and MCLK ratio is valid for clock auto set. | | | The combination of FS:MCLK ratio is valid | 0 | | Error (clock auto set is not possible) | 1 | | Clock Detector Status 2 [2] (Read Only) | 00000000 | | This bit indicates whether the MCLK is valid or not. The MCLK ratio must be detectable to be valid. There is a limitation wis, when the low period of LRCK/FS is less than or equal to 5 SCLKs, this flag will be asserted (MCLK invalid reported). | vith this flag, that | | MCLK is valid | 0 | | MCLK is invalid | 1 | | Clock Detector Status 1 [1] (Read Only) | 0000000 | | This bit indicates whether the SCLK is valid or not. The SCLK ratio must be stable and in the range of 32-256F <sub>S</sub> to be va | id. | | SCLK is valid | 0 - | | SCLK is invalid | 1- | | Clock Detector Status 0 [0] (Read Only) | 0000000 | | This bit indicated whether the audio sampling rate is valid or not. The sampling rate must be detectable to be valid. There this flag, that is when this flag is asserted and P0-R37 is set to ignore all asserted error flags such that the DAC recovers de-asserted (sampling rate invalid not reported anymore). | | | Sampling rate is valid | 0 | | | 1 | # 8.4.2.49 P0-R95 | Latched Clock Halt [4] (Ready Only) | 0000000 | |----------------------------------------------------------------------------------|----------| | This bit indicates whether MCLK halt has occurred. The bit is cleared when read. | | | MCLK halt has not occurred | 0 | | MCLK halt has occurred since last read | 1 | | Clock Missing [2] (Read Only) | 00000000 | | This bit indicates whether the LRCK/FS and SCLK are missing (tied low). | • | | One or both of LRCK/FS SCLK is present | 0 | | Both LRCK/FS and SCLK are missing | 1 | | Clock Resync Request [1] (Read Only) | 0000000 | | This bit indicates whether the clock resynchronization is in progress. | | | Not resynchronizing | 0- | | Clock resynchronization is in progress | 1- | | Clock Error [0] (Read Only) | 0000000 | | This bit indicates whether a clock error is being reported. | | | Clock is valid | 0 | | Clock is invalid (Error) | 1 | ## 8.4.2.50 P0-R108 www.ti.com | Channel B Analog Mute Monitor [1] (Read Only) | 001100 <mark>1</mark> 1 | |---------------------------------------------------------|-------------------------| | This bit is a monitor for Channel B analog mute status. | | | Mute | 0- | | Unmute | 1- | | Channel A Analog Mute Monitor [0] (Read Only) | 00110011 | | This bit is a monitor for Channel A analog mute status. | | | Mute | 0 | | Unmute | 1 | # 8.4.2.51 P0-R109 | Short Detect Monitor [4] (Ready Only) | 00000000 | |----------------------------------------------------------------------------------------------------------------------------|------------| | This bit indicates whether line output short is occurring on the DAC_OUTx line. | | | Normal (No short) | 0 | | Line output is being shorted | 1 | | Short Detected Monitor [0] (Read Only) | 0000000 | | This bit indicates whether line output short on DAC_OUTx has occurred since last read. This bit is sticky and is cleared v | vhen read. | | No short | 0 | | Line output short occurred | 1 | ## 8.4.2.52 P0-R114 | SPK_MUTE Decoder Status[1:0] (Read Only) | 00000000 | |--------------------------------------------------------------------------------------|----------| | These bits indicate the output of the SPK_MUTE level decoder for monitoring purpose. | | | VDD > SPK_MUTE | 00 | | VDD ≤ SPK_MUTE < 0.7 x VDD | 01 | | Reserved (do not set) | 10 | | 0.7 x VDD ≤ SPK_MUTE | 11 | ## 8.4.2.53 P0-R115 | F <sub>S</sub> Speed Mode Monitor [1:0] (Read Only) | 00000000 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | These bits indicate the actual $F_S$ operation mode being used. The actual value is the auto set one when clock auto set is active and registe set one when clock auto set is disabled. | | | Single speed (f <sub>S</sub> ≤ 48 kHz) | 00 | | Double speed (48 kHz ≤ f <sub>S</sub> ≤ 96 kHz) | 01 | | Quad speed (96 kHz $\leq$ f <sub>S</sub> $\leq$ 192 kHz) | 10 | ## 8.4.2.54 P0-R117 | DSP Boot Done Flag [7] (R/W) | 0000000 | |--------------------------------------------------------|----------| | This bit indicates whether the DSP boot is completed. | | | DSP is booting | 0 | | DSP boot completed | 1 | | Power State [3:0] (Read Only) | 00000000 | | These bits indicate the current power state of the DAC | | | Powerdown | 0000 | | Wait for CP voltage valid | 0001 | | Calibration | 0010 | | Calibration | 0011 | | Power State [3:0] (Read Only) | 0000000 | |------------------------------------|---------| | Volume ramp up | 0100 | | Run (Playing) | 0101 | | Line output short or low impedance | 0110 | | Volume ramp down | 0111 | | Standby | 1000 | ## 8.4.2.55 P0-R119 | GPIO2 Input State [5] (Read Only) | 00101101 | |--------------------------------------------------|-------------------------| | This bit indicates the logic level at GPIO2 pin. | | | GPIO2 logic level low | 0 | | GPIO2 logic level high | 1 | | GPIO0 Input State [3] (Read Only) | 0010 <mark>1</mark> 101 | | This bit indicates the logic level at GPIO0 pin. | | | GPIO0 logic level low | 0 | | GPIO0 logic level high | 1 | | GPIO1 Input State [2] (Read Only) | 00101 <mark>1</mark> 01 | | This bit indicates the logic level at GPIO1 pin. | | | GPIO1 logic level low | 0 | | GPIO1 logic level high | 1 | ## 8.4.2.56 P0-R120 | Auto Mute Flag for Channel B [4] (Read Only) | 000 <mark>0</mark> 0000 | |--------------------------------------------------------|-------------------------| | This bit indicates the auto mute status for Channel B. | , | | Not auto muted | 0 | | Auto muted | 1 | | Auto Mute Flag for Channel A [0] (Read Only) | 0000000 | | This bit indicates the auto mute status for Channel A. | | | Not auto muted | 0 | | Auto muted | 1 | ## 8.4.2.57 P0-R121 | DAC Mode [0] (R/W) | 0000000 | |---------------------------------|---------| | This bit controls the DAC mode. | | | Mode1 | 0 | | Mode2 | 1 | # 8.4.2.58 P1-R2 | Analog Gain Control for Channel B [4] (R/W) | 00000000 | |----------------------------------------------|----------| | This bit controls the Channel B analog gain. | | | 0 dB | 0 | | −6 dB | 1 | | Analog Gain Control for Channel A [0] (R/W) | 0000000 | | This bit controls the Channel A analog gain. | | | | | | 0 dB | 0 | ## 8.4.2.59 P1-R5 www.ti.com | External UVP Control [1] (R/W) | 00010001 | |----------------------------------------------------------------------------------------------------------|----------| | This bit enables or disables detection of power supply drop via SPK_MUTE pin (external UVLO protection). | | | Enabled | 0 - | | Disabled | 1- | | Internal UVP Control [0] (R/W) | 00010001 | | This bit enables or disables internal detection of AVDD voltage drop (internal UVLO protection). | | | Enabled | 0 | | Enabled | - | ## 8.4.2.60 P1-R6 | Analog Mute Control [0] (R/W) | 0000000 | |------------------------------------------------------------------|---------| | This bit enables or disables analog mute following digital mute. | | | Enabled | 0 | | Disabled | 1 | ## 8.4.2.61 P1-R7 | Analog +10% Gain for Channel B [4] (R/W) | 00000000 | |------------------------------------------------------------------|----------| | This bit enables or disables amplitude boost mode for Channel B. | | | Normal amplitude | 0 | | +10% (+0.8 dB) boosted amplitude | 1 | | Analog +10% Gain for Channel A [0] (R/W) | 0000000 | | This bit enables or disables amplitude boost mode for Channel A. | | | Normal amplitude | 0 | | Tomas ampirodo | - | ## 8.4.2.62 P1-R8 | VCOM Reference Ramp-Up [0] (R/W) | 0000000 | |------------------------------------------------------------------------------|---------| | This bit controls the VCOM voltage ramp up speed. | | | Normal ramp-up time is approximately 600 ms with external capacitance = 1 µF | 0 | | Fast ramp-up time is approximately 3 ms with external capacitance = 1 µF | 1 | ## 8.4.2.63 P1-R9 | VCOM Power-Down Control [0] (R/W) | | |------------------------------------------|---| | This bit controls VCOM powerdown switch. | | | VCOM is powered on | 0 | | VCOM is powered down | 1 | # 8.4.2.64 P44-R1 | Active CRAM Monitor [3] (Read Only) | 00000000 | |---------------------------------------------------------------------------------------------------------------------------------------|-------------------| | This bit indicates which CRAM is being accessed by the DSP when adaptive mode is disabled. When adaptive mode is each has no meaning. | enabled, this bit | | CRAM A is being used by the DSP | 0 | | CRAM B is being used by the DSP | 1 | | Adaptive Mode Control [2] (R/W) | 00000000 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | This bit controls the DSP adaptive mode. When in adaptive mode, only CRAM A is accessible via serial interface when the (DAC in standby state), while when the DSP is enabled (DAC is run state) the CRAM A can only be accessed by the DSI can only be accessed by the serial interface, or vice versa depending on the value of CRAMSTAT. When not in adaptive A and B can be accessed by the serial interface when the DSP is disabled, but when the DSP is enabled, no CRAM can serial interface. The DSP can access either CRAM, which can be monitored at SWPMON. | P and the CRAM B mode, both CRAM | | Adaptive mode disabled | 0 | | Adaptive mode enabled | 1 | | Active CRAM Selection [1] (Read Only) | 00000000 | | This bit indicates which CRAM currently serves as the active one. The other CRAM serves as an update buffer, and can interface (SPI/I <sup>2</sup> C) | accessed by serial | | CRAM A is active and being used by the DSP | 0- | | CRAM B is active and being used by the DSP | 1- | | Switch Active CRAM [0] (R/W) | 0000000 | | This bit is used to request switching roles of the two buffers, (switching the active buffer role between CRAM A and CRAI cleared automatically when the switching process completed. | M B). This bit is | | No switching requested or switching completed | 0 | | Switching is being requested | 1 | ## 8.4.2.65 P253-R63 | Clock Flex Register No. 1 [7:0] (R/W) | 00000000 | |------------------------------------------------------------|----------| | Using this register allows the PLL I/O to be set to GPIOs. | | | Set to 0x11 | 0000000 | | | 0000001 | | | 0000010 | | | | | | 0010000 | | | 00110000 | | | 00110001 | | | | | | 11111101 | | | 1111110 | | | 1111111 | ## 8.4.2.66 P253-R64 | Clock Flex Register No. 2 [7:0] (R/W) | 0000000 | |------------------------------------------------------------|----------| | Using this register allows the PLL I/O to be set to GPIOs. | | | Set to 0x11 | 0000000 | | | 0000001 | | | 0000010 | | | | | | 0010000 | | | 00110000 | | | 00110001 | | | | | | 1111101 | | | 1111110 | | | 1111111 | www.ti.com SLAS987 – JUNE 2014 ## 9 Applications and Implementation ## 9.1 Application Information One of the most significant benefits of the TAS5754M device is the ability to be used in a variety of applications and with an assortment of signal processing options. This section details the information needed to configure the device for several popular configurations and provides guidance on integrating the TAS5754M device into the larger system. ## 9.1.1 External Component Selection Criteria The Supporting Component Requirements table in each application description section lists the details of the supporting required components in each of the System Application Schematics. Where possible, the supporting component requirements have been consolidated to minimize the number of unique components which are used in the design. Component list consolidation is a method to reduce the number of unique part numbers in a design, to ease inventory management, and reduce the manufacturing steps during board assembly. For this reason, some capacitors are specified at a higher voltage than what would normally be required. An example of this is a 50-V capacitor may be used for decoupling of a 3.3-V power supply net. In this example, a higher voltage capacitor can be used even on the lower voltage net to consolidate all caps of that value into a single component type. Similarly, a several unique resistors, having all the same size and value but with different power ratings can be consolidated by using the highest rated power resistor for each instance of that resistor value. While this consolidation may seem excessive, the benefits of having fewer components in the design may far outweigh the trivial cost of a higher voltage capacitor. If lower voltage capacitors are already available elsewhere in the design, they can be used instead of the higher voltage capacitors. In all situations, the voltage rating of the capacitors must be at least 1.45 times the voltage of the voltage which appears across them. The power rating of the capacitors should be 1.5 times to 1.75 times the power dissipated in it during normal use case. ## 9.1.2 Component Selection Impact on Board Layout, Component Placement, and Trace Routing Because the layout is important to the overall performance of the circuit, the package size of the components shown in the component list were intentionally chosen to allow for proper board layout, component placement, and trace routing. In some cases, traces are passed in between two surface mount pads or ground plane extends from the TAS5754M device between two pads of a surface mount component and into to the surrounding copper for increased heat-sinking of the device. While components may be offered in smaller or larger package sizes, it is highly recommended that the package size remain identical to that used in the application circuit as shown. This consistency ensures that the layout and routing can be matched very closely, optimizing thermal, electromagnetic, and audio performance of the TAS5754M device in circuit in the final system. ## 9.1.3 Amplifier Output Filtering The TAS5754M device is often used with a low-pass filter, which is used to filter out the carrier frequency of the PWM modulated output. This filter is frequently referred to as the *L-C Filter*, due to the presence of an inductive element *L* and a capacitive element *C* to make up the 2-pole filter. The L-C filter removes the carrier frequency, reducing electromagnetic emissions and smoothing the current waveform which is drawn from the power supply. The presence and size of the L-C filter is determined by several system level constraints. In some low-power use cases that do not have other circuits which are sensitive to EMI, a simple ferrite bead or ferrite bead and capacitor can replace the traditional large inductor and capacitor that are commonly used. In other high-power applications, large toroid inductors are required for maximum power and film capacitors may be preferred due to audio characteristics. Refer to the application report SLOA119 for a detailed description on proper component selection and design of an L-C filter based upon the desired load and response. #### 9.2 Typical Applications #### 9.2.1 2.0 (Stereo BTL) System For the stereo (BTL) PCB layout, see Figure 87. A 2.0 system generally refers to a system in which there are two full range speakers without a separate amplifier path for the speakers which reproduce the low-frequency content. In this system, two channels are presented to the amplifier via the digital input signal. These two channels are amplified and then sent to two separate speakers. In some cases, the amplified signal is further separated based upon frequency by a passive crossover network after the L-C filter. Even so, the application is considered 2.0. Most commonly, the two channels are a pair of signals called a *stereo pair*, with one channel containing the audio for the left channel and the other channel containing the audio for the right channel. While certainly the two channels can contain any two audio channels, such as two surround channels of a multi-channel speaker system, the most popular occurrence in two channels systems is a stereo pair. It is important to note that the HybridFlows which have been developed for specifically for stereo applications will frequently apply the same equalizer curves to the left channel and the right channel. This maximizes the processing capabilities of each HybridFlow by minimizing the cycles required by the BiQuad filters. When two signals that are not two separate signals, but instead are derived from a single signal which is separated into low frequency and high frequency by the signal processor, the application is commonly referred to as 1.1 or *Bi-Amped* systems. The 2.0 (Stereo BTL) System application is shown in Figure 80. Figure 80. 2.0 (Stereo BTL) System Application Schematic ## TEXAS INSTRUMENTS #### 9.2.1.1 Design Requirements - Power Supplies: - 3.3-V Supply - 5-V to 24-V Supply - Communication: Host Processor serving as I<sup>2</sup>C Compliant Master - External Memory (such as EEPROM and Flash) used for coefficients and RAM portions of HybridFlow < 5 kB</li> The requirements for the supporting components for the TAS5754M device in a Mono (PBTL) System is provided in Table 22. Table 22. Supporting Component Requirements for Stereo 2.0 (BTL) Systems | REFERENCE<br>DESIGNATOR | VALUE | SIZE | DETAILED DESCRIPTION | |---------------------------|--------------------------------------------------------------------------|--------------|----------------------------------------------------------------------------------| | U100 | TAS5754M | 48 Pin TSSOP | Digital-input, closed-loop class-D amplifier with HybridFlow processing | | R100 | See Adjustable<br>Amplifier Gain and<br>Switching Frequency<br>Selection | 0402 | 1%, 0.063 W | | R101 | See Adjustable<br>Amplifier Gain and<br>Switching Frequency<br>Selection | 0402 | 1%, 0.063 W | | L100, L101, L102,<br>L103 | | Sec | e Amplifier Output Filtering | | C196, C197, C198,<br>C199 | 0.01 μF | 0603 | Ceramic, 0.01 µF, 50V, ±10%, X7R | | C100, C121 | 0.1 µF | 0402 | Ceramic, 0.1 µF, ±10%, X7R<br>Voltage rating must be > 1.45 x V <sub>PVDD</sub> | | C104, C108, C111,<br>C115 | 0.22 μF | 0603 | Ceramic, 0.22 µF, ±10%, X7R<br>Voltage rating must be > 1.45 × V <sub>PVDD</sub> | | C109, C110, C116,<br>C117 | 0.68 μF | 0805 | Ceramic, 0.68 µF, ±10%, X7R<br>Voltage rating must be > 1.8 × V <sub>PVDD</sub> | | C103 | 1 µF | 0603 | Ceramic, 1 µF, ±10%, X7R<br>Voltage rating must be > 1.45 × V <sub>PVDD</sub> | | C105, C118, C119,<br>C120 | 1 µF | 0402 | Ceramic, 1 µF, 6.3V, ±10%, X5R | | C106, C107, C113,<br>C114 | 2.2 µF | 0402 | Ceramic, 2.2 µF, ±10%, X5R<br>Voltage rating must be > 1.45 x V <sub>PVDD</sub> | | C101, C102, C122,<br>C123 | 22 µF | 0805 | Ceramic, 22 µF, ±20%, X5R<br>Voltage rating must be > 1.45 x V <sub>PVDD</sub> | ## 9.2.1.2 Detailed Design Procedure #### 9.2.1.2.1 Step One: Hardware Integration - Using the Typical Application Schematic as a guide, integrate the hardware into the system schematic. - Following the recommended component placement, board layout and routing give in the example layout above, integrate the device and its supporting components into the system PCB file. - The most critical section of the circuit is the the power supply inputs, the amplifier output signals, and the high-frequency signals which go to the serial audio port. It is recommended that these be constructed to ensure they are given precedent as design trade-offs are made. - For questions and support go to the E2E forums (e2e.ti.com). If it is necessary to deviate from the recommended layout, please visit the E2E forum to request a layout review. #### 9.2.1.2.2 Step Two: HybridFlow Selection and System Level Tuning - Use the TAS5754/6M HybridFlow Processsor User Guide and HybridFlow Documentation (SLAU577) to select the HybridFlow that meets the needs of the target application. - Use the TAS5754 56MEVM evaluation module and the PurePath ControlConsole (PPC) software, to load the www.ti.com SLAS987 – JUNE 2014 appropriate HybridFlow. Tune the end equipment by following the instructions in the SLAU577. ## 9.2.1.2.3 Step Three: Software Integration - Use the Register Dump feature of the PPC software to generate a baseline configuration file. - Generate additional configuration files based upon operating modes of the end-equipment and integrate static configuration information into initialization files. - Integrate dynamic controls (such as volume controls, mute commands, and mode-based EQ curves) into the main system program. ## 9.2.1.3 Application Specific Performance Plots for Stereo 2.0 (BTL) Systems **Table 23. Relevant Performance Plots** | PLOT TITLE | PLOT NUMBER | |--------------------------------------------------------------|-------------| | Figure 25. Output Power vs PVDD | C036 | | Figure 26. THD+N vs Frequency, V <sub>PVDD</sub> = 12 V | C034 | | Figure 27. THD+N vs Frequency, V <sub>PVDD</sub> = 15 V | C002 | | Figure 28. THD+N vs Frequency, V <sub>PVDD</sub> = 18 V | C037 | | Figure 29. THD+N vs Frequency, V <sub>PVDD</sub> = 24 V | C003 | | Figure 30. THD+N vs Power, V <sub>PVDD</sub> = 12 V | C035 | | Figure 31. THD+N vs Power, V <sub>PVDD</sub> = 15 V | C004 | | Figure 32. THD+N vs Power, V <sub>PVDD</sub> = 18 V | C038 | | Figure 33. THD+N vs Power, V <sub>PVDD</sub> = 24 V | C005 | | Figure 34. Idle Channel Noise vs PVDD | C006 | | Figure 35. Efficiency vs Output Power | C007 | | Figure 36. Idle Current Draw (Filterless) vs PVDD | C013 | | Figure 37. Idle Current Draw (Traditional LC Filter) vs PVDD | C015 | | Figure 40. DVDD PSRR vs. Frequency | C028 | | Figure 41. AVDD PSRR vs. Frequency | C029 | | Figure 42. C <sub>PVDD</sub> PSRR vs. Frequency | C030 | | Figure 43. Powerdown Current Draw vs. PVDD | C032 | #### 9.2.2 Mono (PBTL) Systems For the mono (PBTL) PCB layout, see Figure 89. A mono system refers to a system in which the amplifier is used to drive a single loudspeaker. Parallel Bridge Tied Load (PBTL) indicates that the two full-bridge channels of the device are placed in parallel and drive the loudspeaker simultaneously using an identical audio signal. The primary benefit of operating the TAS5754M device in PBTL operation is to reduce the power dissipation and increase the current sourcing capabilities of the amplifier output. In this mode of operation, the current limit of the audio amplifier is approximately doubled while the on-resistance is approximately halved. The loudspeaker can be a full-range transducer or one that only reproduces the low-frequency content of an audio signal, as in the case of a powered subwoofer. Often in this use case, two stereo signals are mixed together and sent through a low-pass filter in order to create a single audio signal which contains the low frequency information of the two channels. Conversely, advanced digital signal processing can create a low-frequency signal for a multichannel system, with audio processing which is specifically targeted on low-frequency effects. Although any of the HybridFlows can be made to work with a mono speaker, it is strongly recommended that HybridFlows which have been created specifically for mono applications be used. These HybridFlows contain the mixing and filtering required to generate the mono signal. They also include processing which is targeted at improving the low-frequency performance of an audio system- a feature that, while targeted at subwoofers, can also be used to enhance the low-frequency performance of a full-range speaker. Because low-frequency signals are not perceived as having a direction (at least to the extent of high-frequency signals) it is common to reproduce the low-frequency content of a stereo signal that is sent to two separate channels. This configuration pairs one device in Mono PBTL configuration and another device in Stereo BTL configuration in a single system called a 2.1 system. The Mono PBTL configuration is detailed in the 2.1 (Stereo BTL + External Mono Amplifier) Systems section. Product Folder Links: TAS5754M Submit Documentation Feedback Figure 81. Mono (PBTL) System Application Schematic # TEXAS INSTRUMENTS #### 9.2.2.1 Design Requirements - Power Supplies: - 3.3-V Supply - 5-V to 24-V Supply - Communication: Host Processor serving as I<sup>2</sup>C Compliant Master - External Memory (EEPROM, Flash, Etc.) used for Coefficients and RAM portions of HybridFlow < 5 kB</li> The requirements for the supporting components for the TAS5754M device in a Mono (PBTL) System is provided in Table 24. Table 24. Supporting Component Requirements for Mono (PBTL) Systems | REFERENCE<br>DESIGNATOR | VALUE | SIZE | DETAILED DESCRIPTION | |---------------------------|--------------------------------------------------------------------------|--------------|---------------------------------------------------------------------------------------------| | U200 | TAS5754M | 48 Pin TSSOP | Digital-input, closed-loop class-D amplifier with HybridFlow processing | | R200 | See Adjustable<br>Amplifier Gain and<br>Switching Frequency<br>Selection | 0402 | 1%, 0.063 W | | R201 | See Adjustable<br>Amplifier Gain and<br>Switching Frequency<br>Selection | 0402 | 1%, 0.063 W | | R202 | See Adjustable<br>Amplifier Gain and<br>Switching Frequency<br>Selection | 0402 | 1%, 0.063 W | | L200, L201 | | Sec | e Amplifier Output Filtering | | C298, C299 | 0.01 μF | 0603 | Ceramic, 0.01 µF, 50 V, ±10%, X7R | | C216 | 0.1 μF | 0402 | Ceramic, 0.1 µF, ±10%, X7R<br>Voltage rating must be > 1.45 × V <sub>PVDD</sub> | | C208, C209, C214,<br>C215 | 0.22 μF | 0603 | Ceramic, 0.22 µF, ±10%, X7R<br>Voltage rating must be > 1.45 x V <sub>PVDD</sub> | | C220, C221 | 0.68 μF | 0805 | Ceramic, 0.68 µF, ±10%, X7R<br>Voltage rating must be > 1.8 x V <sub>PVDD</sub> | | C200 | 1 µF | 0603 | Ceramic, 1 µF, ±10%, X7R<br>Voltage rating must be > 1.45 x V <sub>PVDD</sub> | | C205, C211, C213,<br>C212 | 1 µF | 0402 | Ceramic, 1 µF, 6.3 V, ±10%, X5R | | C202, C217, C352,<br>C367 | 1 µF | 0805 | Ceramic, 1 µF, ±10%, X5R<br>Voltage rating must be > 1.45 x V <sub>PVDD</sub> | | C206, C207 | 2.2 μF | 0402 | Ceramic, 2.2 µF, ±10%, X5R<br>Voltage rating must be > 1.45 x V <sub>PVDD</sub> | | C203, C218 | 22 µF | 0805 | Ceramic, 22 µF, ±20%, X5R<br>Voltage rating must be > 1.45 x V <sub>PVDD</sub> | | C204, C219 | 390 μF | 10 × 10 | Aluminum, 390 μF, ±20%, 0.08- $\Omega$<br>Voltage rating must be > 1.45 x V <sub>PVDD</sub> | ## 9.2.2.2 Detailed Design Procedure #### 9.2.2.2.1 Step One: Hardware Integration - Using the Typical Application Schematic as a guide, integrate the hardware into the system schematic. - Following the recommended component placement, board layout and routing give in the example layout above, integrate the device and its supporting components into the system PCB file. - The most critical section of the circuit is the power supply inputs, the amplifier output signals, and the high-frequency signals which go to the serial audio port. It is recommended that these be constructed to ensure they are given precedent as design trade-offs are made. - For questions and support go to the E2E forums (e2e.ti.com). If it is necessary to deviate from the 92 www.ti.com SLAS987 – JUNE 2014 recommended layout, please visit the E2E forum to request a layout review. #### 9.2.2.2.2 Step Two: HybridFlow Selection and System Level Tuning - Use the TAS5754/6M HybridFlow Processsor User Guide and HybridFlow Documentation (SLAU577) to select the HybridFlow that meets the needs of the target application. - Use the TAS5754\_56MEVM evaluation module and the PurePath ControlConsole (PPC) software, to load the appropriate HybridFlow. Tune the end equipment by following the instructions in the SLAU577. #### 9.2.2.2.3 Step Three: Software Integration - Use the Register Dump feature of the PPC software to generate a baseline configuration file. - Generate additional configuration files based upon operating modes of the end-equipment and integrate static configuration information into initialization files. - Integrate dynamic controls (such as volume controls, mute commands, and mode-based EQ curves) into the main system program. #### 9.2.2.3 Application Specific Performance Plots for Mono (PBTL) Systems **Table 25. Relevant Performance Plots** | PLOT TITLE | PLOT NUMBER | |--------------------------------------------------------------|-------------| | Figure 44. Output Power vs PVDD | C039 | | . THD+N vs Frequency, V <sub>PVDD</sub> = 12 V | C017 | | . THD+N vs Frequency, V <sub>PVDD</sub> = 15 V | C018 | | Figure 47. THD+N vs Frequency, V <sub>PVDD</sub> = 18 V | C019 | | Figure 48. THD+N vs Frequency, V <sub>PVDD</sub> = 24 V | C020 | | Figure 49. THD+N vs Power, V <sub>PVDD</sub> = 12 V | C021 | | Figure 50. THD+N vs Power, V <sub>PVDD</sub> = 15 V | C022 | | Figure 51. THD+N vs Power, V <sub>PVDD</sub> = 18 V | C023 | | Figure 52. THD+N vs Power, V <sub>PVDD</sub> = 24 V | C024 | | Figure 53. Idle Channel Noise vs PVDD | C025 | | Figure 54. Efficiency vs Output Power | C026 | | Figure 55. Idle Current Draw (filterless) vs PVDD | C031 | | Figure 56. Idle Current Draw (traditional LC filter) vs PVDD | C032 | | Figure 57. PVDD PSRR vs Frequency | C027 | | Figure 40. DVDD PSRR vs. Frequency | C028 | | Figure 41. AVDD PSRR vs. Frequency | C029 | | Figure 42. C <sub>PVDD</sub> PSRR vs. Frequency | C030 | | Figure 43. Powerdown Current Draw vs. PVDD | C032 | #### 9.2.3 2.1 (Stereo BTL + External Mono Amplifier) Systems Figure 91 shows the PCB Layout for the 2.1 System. To increase the low-frequency output capabilities of an audio system, a single subwoofer can be added to the system. Because the spatial clues for audio are predominately higher frequency than that reproduced by the subwoofer, often a single subwoofer can be used to reproduce the low frequency content of several other channels in the system. This is frequently referred to as a *dot one* system. A stereo system with a subwoofer is referred to as a 2.1 (two-dot-one), a 3 channel system with subwoofer is referred to as a 3.1 (three-dot-one), a popular surround system with five speakers and one subwoofer is referred to as a 5.1, and so on. ## 9.2.3.1 Basic 2.1 System (TAS5754M Device + Simple Digital Input Amplifier) In the most basic 2.1 system, a subwoofer is added to a stereo left and right pair of speakers as discussed above. The audio amplifiers include one TAS5754M device for the high frequency channels and one simple digital input device without integrated audio processing for the subwoofer channel. A member of the popular TAS5760xx family of devices is a popular choice for the subwoofer amplifier. In this system, the subwoofer content is generated by summing the two channels of audio and sending them through a high-pass filter to filter out the high frequency content. This is then sent to the SDIN pin of the subwoofer amplifier, which is operating in PBTL, via the SDOUT line of the TAS5754M device. In the basic 2.1 system, only HybridFlows which included subwoofer signal generation can be used, because the subwoofer amplifier depends on the TAS5754M device to create its stereo low-frequency input signal. #### 9.2.3.2 Advanced 2.1 System (Two TAS5754M devices) In higher performance systems, the subwoofer output can be enhanced using digital audio processing as was done in the high-frequency channels. To accomplish this, two TAS5754M devices are used- one for the high frequency left and right speakers and one for the mono subwoofer speaker. In this system, the audio signal can be sent from the TAS5754M device through the SDOUT pin. Alternatively, the subwoofer amplifier can accept the same digital input as the stereo, which might come from a central systems processor. In advanced 2.1 systems, any HybridFlow can be used for the subwoofer, provided the sample rates for the two are the same. While any of the HybridFlows can be used, it is highly recommended that only mono HybridFlows are used for the subwoofer. Doing so streamlines development time and effort by minimizing confusion and complexity. Figure 82. 2.1 (Stereo BTL + External Mono Amplifier) Application Schematic # TEXAS INSTRUMENTS ## 9.2.3.3 Design Requirements - Power Supplies: - 3.3-V Supply - 5-V to 24-V Supply - Communication: Host Processor serving as I<sup>2</sup>C Compliant Master - External Memory (EEPROM, Flash, Etc.) used for Coefficients and RAM portions of HybridFlow < 5 kB</li> The requirements for the supporting components for the TAS5754M device in a 2.1 (Stereo BTL + External Mono Amplifier) System is provided in Table 26. Table 26. Supporting Component Requirements for 2.1 (Stereo BTL + External Mono Amplifier) Systems | REFERENCE<br>DESIGNATOR | VALUE | SIZE | DETAILED DESCRIPTION | |------------------------------------------------------------|--------------------------------------------------------------------------|--------------|--------------------------------------------------------------------------------------------| | U300 | TAS5754M | 48 Pin TSSOP | Digital-input, closed-loop class-D amplifier with HybridFlow processing | | R300, R350 | See Adjustable<br>Amplifier Gain and<br>Switching Frequency<br>Selection | 0402 | 1%, 0.063 W | | R301, R351 | See Adjustable<br>Amplifier Gain and<br>Switching Frequency<br>Selection | 0402 | 1%, 0.063 W | | R352 | See Adjustable<br>Amplifier Gain and<br>Switching Frequency<br>Selection | 0402 | 1%, 0.063 W | | L300, L301, L302,<br>L303 | | Sec | e Amplifier Output Filtering | | L350, L351 | | Sec | e Amplifier Output Filtering | | C394, C395, C396,<br>C397, C398, C399 | 0.01 μF | 0603 | Ceramic, 0.01µF, 50V, +/-10%, X7R | | C300, C321, C351,<br>C366 | 0.1 μF | 0402 | Ceramic, 0.1µF, ±10%, X7R<br>Voltage rating must be > 1.45 × V <sub>PVDD</sub> | | C304, C308, C311,<br>C315, C358, C359,<br>C364, C365 | 0.22 μF | 0603 | Ceramic, 0.22μF, ±10%, X7R<br>Voltage rating must be > 1.45 × V <sub>PVDD</sub> | | C309, C310, C316,<br>C317, C370, C371 | 0.68 μF | 0805 | Ceramic, 0.68 μF, ±10%, X7R<br>Voltage rating must be > 1.8 × V <sub>PVDD</sub> | | C303, C350, C312,<br>C360 | 1 µF | 0603 | Ceramic, 1 μF, ±10%, X7R<br>Voltage rating must be > 1.45 × V <sub>PVDD</sub> | | C305, C318, C319,<br>C320, C355, C361,<br>C363, C312, C362 | 1 µF | 0402 | Ceramic, 1 μF, 6.3V, ±10%, X5R | | C352, C367 | 1 µF | 0805 | Ceramic, 1 μF, ±10%, X7R<br>Voltage rating must be > 1.45 x V <sub>PVDD</sub> | | C306, C307, C313,<br>C314, C356, C357, | 2.2 µF | 0402 | Ceramic, 2.2 μF, ±10%, X5R<br>Voltage rating must be > 1.45 × V <sub>PVDD</sub> | | C301, C302, C322,<br>C323, C353, C368 | 22 μF | 0805 | Ceramic, 22 µF, ±20%, X5R<br>Voltage rating must be > 1.45 × V <sub>PVDD</sub> | | C354, C369 | 390 μF | 10 × 10 | Aluminum, 390 μF, ±20%, 0.08 $\Omega$<br>Voltage rating must be > 1.45 x V <sub>PVDD</sub> | #### 9.2.3.4 Detailed Design Procedure #### 9.2.3.4.1 Step One: Hardware Integration - Using the Typical Application Schematic as a guide, integrate the hardware into the system schematic. - Following the recommended component placement, board layout and routing give in the example layout above, integrate the device and its supporting components into the system PCB file. The most critical section of the circuit is the power supply inputs, the amplifier output signals, and the high-frequency signals which go to the serial audio port. It is recommended that these be constructed to ensure they are given precedent as design trade-offs are made. For questions and support go to the E2E forums (e2e.ti.com). If it is necessary to deviate from the recommended layout, please visit the E2E forum to request a layout review. #### 9.2.3.4.2 Step Two: HybridFlow Selection and System Level Tuning - Use the TAS5754/6M HybridFlow Processsor User Guide and HybridFlow Documentation (SLAU577) to select the HybridFlow that meets the needs of the target application. - Use the TAS5754\_56MEVM evaluation module and the PurePath ControlConsole (PPC) software, to load the appropriate HybridFlow. Tune the end equipment by following the instructions in the SLAU577. ## 9.2.3.4.3 Step Three: Software Integration - Use the Register Dump feature of the PPC software to generate a baseline configuration file. - Generate additional configuration files based upon operating modes of the end-equipment and integrate static configuration information into initialization files. - Integrate dynamic controls (such as volume controls, mute commands, and mode-based EQ curves) into the main system program. ## 9.2.3.5 Application Specific Performance Plots for 2.1 (Stereo BTL + External Mono Amplifier) Systems **Table 27. Relevant Performance Plots** | DEVICE | PLOT TITLE | PLOT NUMBER | |--------|--------------------------------------------------------------|-------------| | | Figure 25. Output Power vs PVDD | C036 | | | Figure 26. THD+N vs Frequency, V <sub>PVDD</sub> = 12 V | C034 | | | Figure 27. THD+N vs Frequency, V <sub>PVDD</sub> = 15 V | C002 | | | Figure 28. THD+N vs Frequency, V <sub>PVDD</sub> = 18 V | C037 | | | Figure 29. THD+N vs Frequency, V <sub>PVDD</sub> = 24 V | C003 | | | Figure 30. THD+N vs Power, V <sub>PVDD</sub> = 12 V | C035 | | U300 | Figure 31. THD+N vs Power, V <sub>PVDD</sub> = 15 V | C004 | | | Figure 32. THD+N vs Power, V <sub>PVDD</sub> = 18 V | C038 | | | Figure 33. THD+N vs Power, V <sub>PVDD</sub> = 24 V | C005 | | | Figure 34. Idle Channel Noise vs PVDD | C006 | | | Figure 35. Efficiency vs Output Power | C007 | | | Figure 36. Idle Current Draw (Filterless) vs PVDD | C013 | | | Figure 37. Idle Current Draw (Traditional LC Filter) vs PVDD | C015 | | | Figure 44. Output Power vs PVDD | C039 | | | . THD+N vs Frequency, V <sub>PVDD</sub> = 12 V | C017 | | | . THD+N vs Frequency, V <sub>PVDD</sub> = 15 V | C018 | | | Figure 47. THD+N vs Frequency, V <sub>PVDD</sub> = 18 V | C019 | | | Figure 48. THD+N vs Frequency, V <sub>PVDD</sub> = 24 V | C020 | | | Figure 49. THD+N vs Power, V <sub>PVDD</sub> = 12 V | C021 | | 11204 | Figure 50. THD+N vs Power, V <sub>PVDD</sub> = 15 V | C022 | | U301 | Figure 51. THD+N vs Power, V <sub>PVDD</sub> = 18 V | C023 | | | Figure 52. THD+N vs Power, V <sub>PVDD</sub> = 24 V | C024 | | | Figure 53. Idle Channel Noise vs PVDD | C025 | | | Figure 54. Efficiency vs Output Power | C026 | | | Figure 55. Idle Current Draw (filterless) vs PVDD | C031 | | | Figure 56. Idle Current Draw (traditional LC filter) vs PVDD | C032 | | | Figure 57. PVDD PSRR vs Frequency | C027 | | Table 27. Relevant Performance Plots (co | ontinued) | |------------------------------------------|-----------| |------------------------------------------|-----------| | DEVICE | PLOT TITLE | PLOT NUMBER | |---------------------|-------------------------------------------------|-------------| | U300<br>and<br>U301 | Figure 40. DVDD PSRR vs. Frequency | C028 | | | Figure 41. AVDD PSRR vs. Frequency | C029 | | | Figure 42. C <sub>PVDD</sub> PSRR vs. Frequency | C030 | | | Figure 43. Powerdown Current Draw vs. PVDD | C032 | #### 9.2.4 2.2 (Dual Stereo BTL) Systems For the 2.2 (Dual Stereo BTL) PCB layout, see Figure 93. A 2.2 system consists of a stereo pair of loudspeakers with a pair of low frequency loudspeakers. In some cases, this is implemented as two stereo full-range speakers and two subwoofers. In others, it is implemented as two high frequency speakers and two mid-range speakers. As in the case of the 2.1 system, the 2.2 system can be created by using the audio processing inside of the TAS5754M device and creating a subwoofer signal which is sent to a simple digital input amplifier like one of the TAS5760xx devices (or similar). This requires that a HybridFlow that contains a subwoofer generation processing block be used in the TAS5754M device. This signal is created by summing the left and right channel, filtering with a high-pass filter and sending it to the subwoofer amplifier. For this type of system, the TAS5754M device used for the high-frequency drivers must have a subwoofer generation processing block in order to provide the appropriate signal to the subwoofer amplifiers. Alternatively, the low-frequency drivers can be implemented by using two TAS5754M devices; each receiving their input from a central systems processor. This type of implementation allows for any stereo HybridFlow to be used for both the low-frequency and high-frequency drivers, increasing the processing options available for the system. This expands the processing capabilities of the system, introducing digital signal processing to the low-frequency drivers as well as the high-frequency drivers. This type of 2.2 system is described in Figure 83. Figure 83. 2.2 (Dual Stereo BTL) Application Schematic # TEXAS INSTRUMENTS #### 9.2.4.1 Design Requirements - Power Supplies: - 3.3-V Supply - 5-V to 24-V Supply - Communication: Host Processor serving as I<sup>2</sup>C Compliant Master - External Memory (EEPROM, Flash, Etc.) used for Coefficients and RAM portions of HybridFlow < 5 kB</li> The requirements for the supporting components for the TAS5754M device in a 2.1 (Stereo BTL + External Mono Amplifier) System is provided in Figure 89. Table 28. Supporting Component Requirements for 2.2 (Dual Stereo BTL) Systems | REFERENCE<br>DESIGNATOR | VALUE | SIZE | DETAILED DESCRIPTION | |------------------------------------------------------------|--------------------------------|--------------|--------------------------------------------------------------------------------------| | U400, U401 | TAS5754M device | 48-pin TSSOP | Digital Input, Closed-Loop Class-<br>D Amplifier with HybridFlow<br>Processing | | R400, R450 | See Figure 84 | 0402 | 1%, 0.063 W | | R401, R451 | See Figure 84 | 0402 | 1%, 0.063 W | | L400, L401, L402, L403, L450,<br>L451, L452, L453 | See Amplifier Output Filtering | | | | C492, C493, C494, C495, C496, C497, C498, C499 | 0.01 μF | 0603 | Ceramic, 0.01 μF, 50 V, ±10%,<br>X7R | | C400, C421, C450, C471 | 0.1 µF | 0402 | Ceramic, 0.1 μF, ±10%, X7R,<br>Voltage rating must be > 1.45 ×<br>V <sub>PVDD</sub> | | C404, C408, C411, C415, C454,<br>C458, C461, C465 | 0.22 μF | 0603 | Ceramic, 0.22 µF, ±10%, X7R,<br>Voltage rating must be > 1.45 ×<br>V <sub>PVDD</sub> | | C409, C410, C416, C417, C459,<br>C460, C466, C467 | 0.68 μF | 0805 | Ceramic, 0.68 µF, ±10%, X7R,<br>Voltage rating must be > 1.8 x<br>V <sub>PVDD</sub> | | C403, C453, C462 | 1 μF | 0603 | Ceramic, 1 µF, ±10%, X7R,<br>Voltage rating must be > 1.45 x<br>V <sub>PVDD</sub> | | C405, C418, C419, C420, C455, C468, C469, C470, C412, C462 | 1 μF | 0402 | Ceramic, 1 µF, 6.3V, ±10%, X5R | | C406, C407, C413, C414, C456, C457, C463, C464 | 2.2 µF | 0402 | Ceramic, 2.2 μF, ±10%, X5R,<br>Voltage rating must be > 1.45 x<br>V <sub>PVDD</sub> | | C401, C402, C422, C423, C451, C452, C472, C473 | 22 μF | 0805 | Ceramic, 22 μF, ±20%, X5R,<br>Voltage rating must be > 1.45 ×<br>V <sub>PVDD</sub> | #### 9.2.4.2 Detailed Design Procedure #### 9.2.4.2.1 Step One: Hardware Integration - Using the Typical Application Schematic as a guide, integrate the hardware into the system schematic. - Following the recommended component placement, board layout and routing give in the example layout above, integrate the device and its supporting components into the system PCB file. - The most critical section of the circuit is the power supply inputs, the amplifier output signals, and the high-frequency signals which go to the serial audio port. It is recommended that these be constructed to ensure they are given precedent as design trade-offs are made. - For questions and support go to the E2E forums (e2e.ti.com). If it is necessary to deviate from the recommended layout, please visit the E2E forum to request a layout review. ## 9.2.4.2.2 Step Two: HybridFlow Selection and System Level Tuning Use the TAS5754/6M HybridFlow Processsor User Guide and HybridFlow Documentation (SLAU577) to select the HybridFlow that meets the needs of the target application. www.ti.com SLAS987 – JUNE 2014 Use the TAS5754\_56MEVM evaluation module and the PurePath ControlConsole (PPC) software, to load the appropriate HybridFlow. Tune the end equipment by following the instructions in the SLAU577. #### 9.2.4.2.3 Step Three: Software Integration - Use the Register Dump feature of the PPC software to generate a baseline configuration file. - Generate additional configuration files based upon operating modes of the end-equipment and integrate static configuration information into initialization files. - Integrate dynamic controls (such as volume controls, mute commands, and mode-based EQ curves) into the main system program. ## 9.2.4.3 Application Specific Performance Plots for 2.2 (Dual Stereo BTL) Systems **PLOT TITLE PLOT NUMBER** Figure 25. Output Power vs PVDD C036 C034 Figure 26. THD+N vs Frequency, V<sub>PVDD</sub> = 12 V Figure 27. THD+N vs Frequency, V<sub>PVDD</sub> = 15 V C002 Figure 28. THD+N vs Frequency, V<sub>PVDD</sub> = 18 V C037 C003 Figure 29. THD+N vs Frequency, V<sub>PVDD</sub> = 24 V Figure 30. THD+N vs Power, V<sub>PVDD</sub> = 12 V C035 Figure 31. THD+N vs Power, V<sub>PVDD</sub> = 15 V C004 Figure 32. THD+N vs Power, V<sub>PVDD</sub> = 18 V C038 Figure 33. THD+N vs Power, V<sub>PVDD</sub> = 24 V C005 Figure 34. Idle Channel Noise vs PVDD C006 Figure 35. Efficiency vs Output Power C007 Figure 36. Idle Current Draw (Filterless) vs PVDD C013 Figure 37. Idle Current Draw (Traditional LC Filter) vs PVDD C015 C028 Figure 40. DVDD PSRR vs. Frequency Figure 41. AVDD PSRR vs. Frequency C029 Figure 42. C<sub>PVDD</sub> PSRR vs. Frequency C030 Figure 43. Powerdown Current Draw vs. PVDD C032 Table 29. Relevant Performance Plots ## 9.2.5 1.1 (Dual BTL, Bi-Amped) Systems The 1.1 use case is a special application of the 2.0 stereo BTL system. In this system, two channels of an amplifier are used to reproduce a single channel of an audio signal that has been separated based on frequency. This configuration removes the need for passive cross-over elements inside of a loudspeaker, because the signal is separated into a low-frequency and a high-frequency component before it is amplified. Systems which operate in this configuration, in which separate amplifier channels drive the low and high-frequency loudspeakers directly, are often called "bi-amped" systems. Popular applications for this configuration include: · Powered near-field monitors Copyright © 2014, Texas Instruments Incorporated - Blue-tooth Speakers - Co-axial Loudspeakers - Surround/Fill Speakers for multi-channel audio From a hardware perspective, the TAS5754M device is configured in the same way as the Stereo BTL system. However, special HybridFlows which support 1.1 operation must be used, because HybridFlows that are designed for stereo applications frequently apply the same equalizer curves to the left and the right hand channel. Additionally, many 1.1 HybridFlows include a delay element which can improve time alignment between two loudspeakers that are mounted on the same baffle some distance apart. For the 1.1 (Dual BTL, Bi-Amped) PCB layout, see Figure 95. Figure 84. 1.1 (Dual BTL, Bi-Amped) Application Schematic 32 Submit Documentation Feedback Copyright © 2014, Texas Instruments Incorporated www.ti.com SLAS987 – JUNE 2014 #### 9.2.5.1 Design Requirements - Power Supplies: - DVDD Supply, in compliance with the voltage ranges shown in the Recommended Operating Conditions table. - PVDD Supply, in compliance with the voltage ranges shown in the Recommended Operating Conditions table. - Communication: Host Processor serving as I<sup>2</sup>C Compliant Master - External Memory (EEPROM, Flash, Etc.) used for Coefficients and RAM portions of HybridFlow < 5 kB</li> The requirements for the supporting components for the TAS5754M device in a Dual BTL, Bi-Amped System is provided in Figure 95. Table 30. Supporting Component Requirements for 1.1 (Dual BTL, Bi-Amped) Systems | REFERENCE<br>DESIGNATOR | VALUE | SIZE | DETAILED DESCRIPTION | |---------------------------------|--------------------------------------------------------------------------|--------------|--------------------------------------------------------------------------------------------| | U500 | TAS5754M | 48 Pin TSSOP | Digital-input, closed-loop class-D amplifier with HybridFlow processing | | R500 | See Adjustable<br>Amplifier Gain and<br>Switching Frequency<br>Selection | 0402 | 1%, 0.063 W | | R501 | See Adjustable<br>Amplifier Gain and<br>Switching Frequency<br>Selection | 0402 | 1%, 0.063 W | | L500, L501, L502,<br>L503 | See Amplifier Output Filtering | | | | C596, C597, C598,<br>C599 | 0.01 μF | 0603 | Ceramic, 0.01 μF, 50 V, ±10%, X7R | | C500, C521 | 0.1 µF | 0402 | Ceramic, 0.1 $\mu$ F, ±10%, X7R<br>Voltage rating must be > 1.45 × $V_{PVDD}$ | | C504, C508, C511,<br>C515 | 0.22 μF | 0603 | Ceramic, 0.22 $\mu$ F, ±10%, X7R Voltage rating must be > 1.45 $\times$ V <sub>PVDD</sub> | | C509, C510, C516,<br>C517 | 0.68 μF | 0805 | Ceramic, 0.68 μF, ±10%, X7R<br>Voltage rating must be > 1.8 x V <sub>PVDD</sub> | | C503 | 1 µF | 0603 | Ceramic, 1 $\mu$ F, ±10%, X7R<br>Voltage rating must be > 1.45 x V <sub>PVDD</sub> | | C505, C518, C519,<br>C520, C512 | 1 μF | 0402 | Ceramic, 1 μF, 6.3V, ±10%, X5R | | C506, C507, C513,<br>C514 | 2.2 μF | 0402 | Ceramic, 2.2 $\mu$ F, ±10%, X5R Voltage rating must be > 1.45 $\times$ V <sub>PVDD</sub> | | C501, C502, C522,<br>C523 | 22 µF | 805 | Ceramic, 22 $\mu$ F, ±20%, X5R<br>Voltage rating must be > 1.45 $\times$ V <sub>PVDD</sub> | #### 9.2.5.2 Detailed Design Procedure #### 9.2.5.2.1 Step One: Hardware Integration - Using the Typical Application Schematic as a guide, integrate the hardware into the system schematic. - Following the recommended component placement, board layout and routing give in the example layout above, integrate the device and its supporting components into the system PCB file. - The most critical section of the circuit is the the power supply inputs, the amplifier output signals, and the high-frequency signals which go to the serial audio port. It is recommended that these be constructed to ensure they are given precedent as design trade-offs are made. - For questions and support go to the E2E forums (e2e.ti.com). If it is necessary to deviate from the recommended layout, please visit the E2E forum to request a layout review. #### 9.2.5.2.2 Step Two: HybridFlow Selection and System Level Tuning Use the TAS5754/6M HybridFlow Processsor User Guide and HybridFlow Documentation (SLAU577) to select the HybridFlow that meets the needs of the target application. Use the TAS5754\_56MEVM evaluation module and the PurePath ControlConsole (PPC) software, to load the appropriate HybridFlow. Tune the end equipment by following the instructions in the SLAU577. ## 9.2.5.2.3 Step Three: Software Integration - Use the Register Dump feature of the PPC software to generate a baseline configuration file. - Generate additional configuration files based upon operating modes of the end-equipment and integrate static configuration information into initialization files. - Integrate dynamic controls (such as volume controls, mute commands, and mode-based EQ curves) into the main system program. ## 9.2.5.3 Application Specific Performance Plots for 1.1 (Dual BTL, Bi-Amped) Systems **Table 31. Relevant Performance Plots** | PLOT TITLE | PLOT NUMBER | |--------------------------------------------------------------|-------------| | Figure 25. Output Power vs PVDD | C036 | | Figure 26. THD+N vs Frequency, V <sub>PVDD</sub> = 12 V | C034 | | Figure 27. THD+N vs Frequency, V <sub>PVDD</sub> = 15 V | C002 | | Figure 28. THD+N vs Frequency, V <sub>PVDD</sub> = 18 V | C037 | | Figure 29. THD+N vs Frequency, V <sub>PVDD</sub> = 24 V | C003 | | Figure 30. THD+N vs Power, V <sub>PVDD</sub> = 12 V | C035 | | Figure 31. THD+N vs Power, V <sub>PVDD</sub> = 15 V | C004 | | Figure 32. THD+N vs Power, V <sub>PVDD</sub> = 18 V | C038 | | Figure 33. THD+N vs Power, V <sub>PVDD</sub> = 24 V | C005 | | Figure 34. Idle Channel Noise vs PVDD | C006 | | Figure 35. Efficiency vs Output Power | C007 | | Figure 36. Idle Current Draw (Filterless) vs PVDD | C013 | | Figure 37. Idle Current Draw (Traditional LC Filter) vs PVDD | C015 | | Figure 40. DVDD PSRR vs. Frequency | C028 | | Figure 41. AVDD PSRR vs. Frequency | C029 | | Figure 42. C <sub>PVDD</sub> PSRR vs. Frequency | C030 | | Figure 43. Powerdown Current Draw vs. PVDD | C032 | ## 10 Power Supply Recommendations ## 10.1 Power Supplies The TAS5754M device requires two power supplies for proper operation. A high-voltage supply called PVDD is required to power the output stage of the speaker amplifier and its associated circuitry. Additionally, one lowvoltage power supply called DVDD is required to power the various low-power portions of the device. The allowable voltage range for both the PVDD and the DVDD supply are listed in the Recommended Operating Conditions table. Figure 85. Power Supply Functional Block Diagram #### 10.1.1 DVDD Supply The DVDD supply required from the system is used to power several portions of the device. As shown in the Figure 85, it provides power to the DVDD pin, the CPVDD pin, and the AVDD pin. Proper connection, routing, and decoupling techniques are highlighted in the TAS5754M device EVM User's Guide SLAU583 (as well as the Applications and Implementation section and Layout Examples section) and must be followed as closely as possible for proper operation and performance. Deviation from the guidance offered in the TAS5754M device EVM User's Guide, which followed the same techniques as those shown in the Applications and Implementation section, may result in reduced performance, errant functionality, or even damage to the TAS5754M device. Some portions of the device also require a separate power supply which is a lower voltage than the DVDD supply. To simplify the power supply requirements for the system, the TAS5754M device includes an integrated low-dropout (LDO) linear regulator to create this supply. This linear regulator is internally connected to the DVDD supply and its output is presented on the DVDD\_REG pin, providing a connection point for an external bypass capacitor. It is important to note that the linear regulator integrated in the device has only been designed to support the current requirements of the internal circuitry, and should not be used to power any additional external circuitry. Additional loading on this pin could cause the voltage to sag, negatively affecting the performance and operation of the device. ## **Power Supplies (continued)** The outputs of the high-performance DACs used in the TAS5754M device are ground centered, requiring both a positive low-voltage supply and a negative low-voltage supply. The positive power supply for the DAC output stage is taken from the AVDD pin, which is connected to the DVDD supply provided by the system. A charge pump is integrated in the TAS5754M device to generate the negative low-voltage supply. The power supply input for the charge pump is the CPVDD pin. The CPVSS pin is provided to allow the connection of a filter capacitor on the negative low-voltage supply. As is the case with the other supplies, the component selection, placement, and routing of the external components for these low voltage supplies are shown in the evmName and should be followed as closely as possible to ensure proper operation of the device. ## 10.1.2 PVDD Supply The output stage of the speaker amplifier drives the load using the PVDD supply. This is the power supply which provides the drive current to the load during playback. Proper connection, routing, and decoupling techniques are highlighted in the evmName and must be followed as closely as possible for proper operation and performance. Due the high-voltage switching of the output stage, it is particularly important to properly decouple the output power stages in the manner described in the TAS5754M device *EVM User's Guide*. Lack of proper decoupling, like that shown in the *EVM User's Guide*, results in voltage spikes which can damage the device. A separate power supply is required to drive the gates of the MOSFETs used in the output stage of the speaker amplifier. This power supply is derived from the PVDD supply via an integrated linear regulator. A GVDD\_REG pin is provided for the attachment of decoupling capacitor for the gate drive voltage regulator. It is important to note that the linear regulator integrated in the device has only been designed to support the current requirements of the internal circuitry, and should not be used to power any additional external circuitry. Additional loading on this pin could cause the voltage to sag, negatively affecting the performance and operation of the device. # 11 Layout www.ti.com ## 11.1 Layout Guidelines ## 11.1.1 General Guidelines for Audio Amplifiers Audio amplifiers which incorporate switching output stages must have special attention paid to their layout and the layout of the supporting components used around them. The system level performance metrics, including thermal performance, electromagnetic compliance (EMC), device reliability, and audio performance are all affected by the device and supporting component layout. Ideally, the guidance provided in the applications section with regard to device and component selection can be followed by precise adherence to the layout guidance shown in . These examples represent exemplary *baseline* balance of the engineering trade-offs involved with laying out the device. These designs can be modified slightly as needed to meet the needs of a given application. In some applications, for instance, solution size can be compromised in order to improve thermal performance through the use of additional contiguous copper near the device. Conversely, EMI performance can be prioritized over thermal performance by routing on internal traces and incorporating a via picket-fence and additional filtering components. In all cases, it is recommended to start from the guidance shown in the *Layout Examples* section and the TAS5754M-56MEVM, and work with TI field application engineers or through the E2E community in order to modify it based upon the application specific goals. #### 11.1.2 Importance of PVDD Bypass Capacitor Placement on PVDD Network Placing the bypassing and decoupling capacitors close to supply has been long understood in the industry. This applies to DVDD, AVDD, CPVDD, and PVDD. However, the capacitors on the PVDD net for the TAS5754M device deserve special attention. It is imperative that the small bypass capacitors on the PVDD lines of the DUT be placed as close the PVDD pins as possible. Not only does placing these devices far away from the pins increase the electromagnetic interference in the system, but doing so can also negatively affect the reliability of the device. Placement of these components too far from the TAS5754M device may cause ringing on the output pins that can cause the voltage on the output pin to exceed the maximum allowable ratings shown in the *Absolute Maximum Ratings* table, damaging the device. For that reason, the capacitors on the PVDD net must be no further away from their associated PVDD pins than what is shown in the example layouts in the *Layout Examples* section ## 11.1.3 Optimizing Thermal Performance Follow the layout examples shown in the *Layout Examples* section of this document to achieve the best balance of solution size, thermal, audio, and electromagnetic performance. In some cases, deviation from this guidance may be required due to design constraints which cannot be avoided. In these instances, the system designer should ensure that the heat can get out of the device and into the ambient air surrounding the device. Fortunately, the heat created in the device would prefer to travel away from the device and into the lower temperature structures around the device. #### 11.1.3.1 Device, Copper, and Component Layout Primarily, the goal of the PCB design is to minimize the thermal impedance in the path to those cooler structures. These tips should be followed to achieve that goal: - Avoid placing other heat producing components or structures near the amplifier (including above or below in the end equipment). - If possible, use a higher layer count PCB to provide more heat sinking capability for the TAS5754M device and to prevent traces and copper signal and power planes from breaking up the contiguous copper on the top and bottom layer. - Place the TAS5754M device away from the edge of the PCB when possible to ensure that heat can travel away from the device on all four sides. - Avoid cutting off the flow of heat from the TAS5754M device to the surrounding areas with traces or via strings. Instead, route traces perpendicular to the device and line up vias in columns which are perpendicular to the device. - Unless the area between two pads of a passive component is large enough to allow copper to flow in between the two pads, orient it so that the narrow end of the passive component is facing the TAS5754M # TEXAS INSTRUMENTS #### **Layout Guidelines (continued)** device. • Because the ground pins are the best conductors of heat in the package, maintain a contiguous ground plane from the ground pins to the PCB area surrounding the device for as many of the ground pins as possible. #### 11.1.3.2 Stencil Pattern The recommended drawings for the TAS5754M device PCB foot print and associated stencil pattern are shown at the end of this document in the package addendum. Additionally, baseline recommendations for the via arrangement under and around the device are given as a starting point for the PCB design. This guidance is provided to suit the majority of manufacturing capabilities in the industry and prioritizes manufacturability over all other performance criteria. In elevated ambient temperatures or under high-power dissipation use-cases, this guidance may be too conservative and advanced PCB design techniques may be used to improve thermal performance of the system. It is important to note that the customer must verify that deviation from the guidance shown in the package addendum, including the deviation explained in this section, meets the customer's quality, reliability, and manufacturability goals. #### 11.1.3.2.1 PCB footprint and Via Arrangement The PCB footprint (also known as a *symbol* or *land pattern*) communicates to the PCB fabrication vendor the shape and position of the copper patterns to which the TAS5754M device will be soldered to. This footprint can be followed directly from the guidance in the package addendum at the end of this data sheet. It is important to make sure that the thermal pad, which connects electrically and thermally to the PowerPAD of the TAS5754M device, be made no smaller than what is specified in the package addendum. This ensures that the TAS5754M device has the largest interface possible to move heat from the device to the board. The via pattern shown in the package addendum provides an improved interface to carry the heat from the device through to the layers of the PCB, because small diameter plated vias (with minimally-sized annular rings) present a low thermal-impedance path from the device into the PCB. Once into the PCB, the heat travels away from the device and into the surrounding structures and air. By increasing the number of vias, as shown in the *Layout Examples* section, this interface can benefit from improved thermal performance. #### NOTE Vias can obstruct heat flow if they are not constructed properly. Remove thermal reliefs on thermal vias, because they impede the flow of heat through the via. - Vias filled with thermally conductive material are best, but a simple plated via can be used to avoid the additional cost of filled vias. - The drill diameter should be no more than 8mils in diameter. Also, the distance between the via barrel and the surrounding planes should be minimized to help heat flow from the via into the surrounding copper material. In all cases, minimum spacing should be determined by the voltages present on the planes surrounding the via and minimized wherever possible. - Vias should be arranged in columns, which extend in a line radially from the heat source to the surrounding area. This arrangement is shown in the Layout Examples section. - Ensure that vias do not cut-off power current flow from the power supply through the planes on internal layers. If needed, remove some vias which are farthest from the TAS5754M device to open up the current path to and from the device. #### 11.1.3.2.1.1 Solder Stencil During the PCB assembly process, a piece of metal called a *stencil* on top of the PCB and deposits solder paste on the PCB wherever there is an opening (called an aperture) in the stencil. The stencil determines the quantity and the location of solder paste that is applied to the PCB in the electronic manufacturing process. In most cases, the aperture for each of the component pads is almost the same size as the pad itself. ### **Layout Guidelines (continued)** However, the thermal pad on the PCB is quite large and depositing a large, single deposition of solder paste would lead to manufacturing issues. Instead, the solder is applied to the board in multiple apertures, to allow the solder paste to outgas during the assembly process and reduce the risk of solder bridging under the device. This structure is called an aperture array, and is shown in the *Layout Examples* section. It is important that the total area of the aperture array (the area of all of the small apertures combined) covers between 70% and 80% of the area of the thermal pad itself. ### 11.2 Layout Examples ### 11.2.1 2.0 (Stereo BTL) System Figure 86. 2.0 (Stereo BTL) 3-D View # TEXAS INSTRUMENTS # **Layout Examples (continued)** Figure 87. 2.0 (Stereo BTL) Top Copper View # **Layout Examples (continued)** ## 11.2.2 Mono (PBTL) System Figure 88. Mono (PBTL) 3-D View # TEXAS INSTRUMENTS # **Layout Examples (continued)** Figure 89. Mono (PBTL) Top Copper View # **Layout Examples (continued)** # 11.2.3 2.1 (Stereo BTL + Mono PBTL) Systems Figure 90. 2.1 (Stereo BTL + Mono PBTL) 3-D View # Texas Instruments # **Layout Examples (continued)** Figure 91. 2.1 (Stereo BTL + Mono PBTL) Top Copper View Product Folder Links: TAS5754M www.ti.com SLAS987 - JUNE 2014 # **Layout Examples (continued)** ## 11.2.4 2.2 (Dual Stereo BTL) Systems Figure 92. 2.2 (Dual Stereo BTL) 3-D View # TEXAS INSTRUMENTS # **Layout Examples (continued)** Figure 93. 2.2.2 (Dual Stereo BTL) Top Copper View ## **Layout Examples (continued)** ## 11.2.5 1.1 (Bi-Amped BTL) Systems Figure 94. 1.1 (Bi-Amped BTL) 3-D View # TEXAS INSTRUMENTS # **Layout Examples (continued)** Figure 95. 2. 1.1 (Bi-Amped BTL) Top Copper View www.ti.com SLAS987 – JUNE 2014 ## 12 Device and Documentation Support ## 12.1 Device Support #### 12.1.1 Specification Definitions The glossary listed in the *Glossary* section is a general glossary with commonly used acronyms and words which are defined in accordance with a broad TI initiative to comply with industry standards such as JEDEC, IPC, IEEE, and others. The glossary provided in this section defines words, phrases, and acronyms that are unique to this product and documentation, collateral, or support tools and software used with this product. For any additional questions regarding definitions and terminology, please see the e2e Audio Amplfier Forum. **Bridge tied load (BTL)** is an output configuration in which one terminal of the speaker is connected to one half-bridge and the other terminal is connected to another half-bridge. **DUT** refers to a *device under test* to differentiate one device from another. Closed-loop architecture describes a topology in which the amplifier monitors the output terminals, comparing the output signal to the input signal and attempts to correct for non-linearities in the output. **Dynamic controls** are those which are changed during normal use by either the system or the end-user. **GPIO** is a general purpose input/output pin. It is a highly configurable, bi-directional digital pin which can perform many functions as required by the system. **Host processor** refers to device which serves as a central system controller, providing control information to devices connected to it as well as gathering audio source data from devices upstream from it and distributing it to other devices. Configuring the controls of a device to optimize the audio output of a loudspeaker based on frequency response, time alignment, target sound pressure level, safe operating area of the system, and user preference. **HybridFlow** uses components which are built in RAM and components which are built in ROM to make a configurable device that is easier to use than a fully-programmable device while remaining flexible enough to be used in several applications **Maximum continuous output power** refers to the maximum output power that the amplifier can continuously deliver without shutting down when operated in a 25°C ambient temperature. Testing is performed for the period of time required that their temperatures reach thermal equilibrium and are no longer increasing Parallel bridge tied load (PBTL) is an output configuration in which one terminal of the speaker is connected to two half-bridges which have been placed in parallel and the other terminal is connected to another pair of half bridges placed in parallel r<sub>DS(on)</sub> is a measure of the on-resistance of the MOSFETs used in the output stage of the amplifier. Static configuration information are controls which do not change while the system is in normal use. Vias are copper-plated through-hole in a PCB. #### 12.2 Trademarks PurePath is a trademark of Texas Instruments. Burr-Brown is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners. ### 12.3 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### 12.4 Glossary SLYZ022 — TI Glossary. Copyright © 2014, Texas Instruments Incorporated This glossary lists and explains terms, acronyms, and definitions. # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. ## PACKAGE OPTION ADDENDUM 10-Dec-2020 #### **PACKAGING INFORMATION** www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TAS5754MDCA | ACTIVE | HTSSOP | DCA | 48 | 40 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -25 to 85 | TAS5754M | Samples | | TAS5754MDCAR | ACTIVE | HTSSOP | DCA | 48 | 2000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -25 to 85 | TAS5754M | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 PACKAGE MATERIALS INFORMATION www.ti.com 14-Feb-2019 ## TAPE AND REEL INFORMATION | | | Dimension designed to accommodate the component width | |---|----|-----------------------------------------------------------| | E | 30 | Dimension designed to accommodate the component length | | K | (0 | Dimension designed to accommodate the component thickness | | | N | Overall width of the carrier tape | | F | 21 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TAS5754MDCAR | HTSSOP | DCA | 48 | 2000 | 330.0 | 24.4 | 8.6 | 13.0 | 1.8 | 12.0 | 24.0 | Q1 | www.ti.com 14-Feb-2019 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TAS5754MDCAR | HTSSOP | DCA | 48 | 2000 | 350.0 | 350.0 | 43.0 | # DCA (R-PDSO-G48) ## PowerPAD ™ PLASTIC SMALL-OUTLINE NOTES: - All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - This drawing is subject to change without notice. - Body dimensions do not include mold flash or protrusion not to exceed 0,15. - This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. Falls within JEDEC MO-153 ### PowerPAD is a trademark of Texas Instruments. # DCA (R-PDSO-G48) PowerPAD™ PLASTIC SMALL OUTLINE ### THERMAL INFORMATION This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: A. All linear dimensions are in millimeters PowerPAD is a trademark of Texas Instruments. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated